
Embedian, Inc.
133
SMARC-iMX8M Computer on Module User’s Manual v.1.0
SMARC Edge Finger
NXP i.MX8M CPU
Type
Description
Pin#
Pin Name
Ball
Mode
Signal Name
P127
RESET_IN#
I
Reset input from
Carrier board. Carrier
drives low to force a
Module reset, floats
the line otherwise
Pulled up on Module.
Driven by OD part on
Carrier.
P128
POWER_BTN#
I
Power‐button input
from carrier board.
Carrier to float the line
in in‐active state.
Active low, level
sensitive. It is
de‐bounced on the
Module
Pulled up on Module.
Driven by OD part on
Carrier.
P129
SER0_TX
D7
ALT0
UART4_TXD__
UART4_DCE_TX
O
Asynchronous serial
port data out
P130
SER0_RX
C6
ALT0
UART4_RXD__
UART4_DCE_RX
I
Asynchronous serial
port data in
P131
SER0_RTS#
A5
ALT1
ECSPI2_SS0__
UART4_DCE_
RTS_B
O
Request to Send
handshake line for
SER0
P132
SER0_CTS#
B5
ALT1
ECSPI2_MISO__
UART4_DCE_
CTS_B
I
Clear to Send
handshake line for
SER0
P133
GND
P
Ground
P134
SER1_TX
B7
ALT0
UART3_TXD__
UART3_DCE_TX
O
Asynchronous serial
port data out
P135
SER1_RX
A6
ALT0
UART3_RXD__
UART3_DCE_RX
I
Asynchronous serial
port data in