;PALASM Design Description
; CDB4231 Rev. D
;---------------------------------- Declaration Segment ------------
TITLE Address Decode for CS4231 and Read ID
PATTERN AD31.PDS
REVISION 2.0
AUTHOR Clif Sanchez
COMPANY Crystal Semiconductor
DATE 10/15/93
CHIP _AD31 PAL20V8
;---------------------------------- PIN Declarations ---------------
PIN 1 AEN ; Eight addresses in all.
PIN 2 A2 ; The first four addresses are used by the
PIN 3 A3 ; board PLD ID31 - address select RDID.
PIN 4 A4 ; The second four addresses are used by the
PIN 5 A5 ; CS4231/4248.
PIN 6 A6
PIN 7 A7 ; Base Address: X1,X0 (header J18)
PIN 8 A8 ; 1 1 530-537, codec 534
PIN 9 A9 ; 1 0 604-60B, codec 608
PIN 10 A10 ; 0 1 E80-E87, codec E84
PIN 11 A11 ; 0 0 F40-F47, codec F44
PIN 13 X0 ; I - Address selector X1,X0:
PIN 14 X1 ; I -
PIN 15 /DBENP ; O - Data Bus Enable Prime for 245 chip
PIN 16 /IOR ; I - Qualifies Read ID enable
PIN 17 A0 ; I - from bus
PIN 18 BA0 ; O - Buffered A0 (PLD just used for buffer)
PIN 19 /RDID ; O - Read ID register enable
PIN 20 RESDRV ; I - Global Reset
PIN 21 /CCS ; O - Chip Select for Codec
PIN 22 /CRES ; O - Inverted RESDRV - to codec PWDN pin
PIN 23 /DBEN ; I - Data Bus Enable from codec
;----------------------------------- Boolean Equation Segment ------
EQUATIONS
/BA0 = /A0
RDID = /A11*A10*/A9* A8*/A7*/A6* A5* A4*/A3*/A2*/AEN*IOR* X1* X0 ; 530-533
+ /A11*A10* A9*/A8*/A7*/A6*/A5*/A4*/A3* A2*/AEN*IOR* X1*/X0 ; 604-607
+ A11*A10* A9*/A8* A7*/A6*/A5*/A4*/A3*/A2*/AEN*IOR*/X1* X0 ; E80-E83
+ A11*A10* A9* A8*/A7* A6*/A5*/A4*/A3*/A2*/AEN*IOR*/X1*/X0 ; F40-F43
CCS = /A11*A10*/A9* A8*/A7*/A6* A5* A4*/A3* A2*/AEN* X1* X0 ; 534-537
+ /A11*A10* A9*/A8*/A7*/A6*/A5*/A4* A3*/A2*/AEN* X1*/X0 ; 608-60B
+ A11*A10* A9*/A8* A7*/A6*/A5*/A4*/A3* A2*/AEN*/X1* X0 ; E84-E87
+ A11*A10* A9* A8*/A7* A6*/A5*/A4*/A3* A2*/AEN*/X1*/X0 ; F44-F47
DBENP = DBEN
+ /A11*A10*/A9* A8*/A7*/A6* A5* A4*/A3* /AEN* X1* X0 ; 530-537
+ /A11*A10* A9*/A8*/A7*/A6*/A5*/A4*/A3* A2*/AEN* X1*/X0 ; 604-607
+ /A11*A10* A9*/A8*/A7*/A6*/A5*/A4* A3*/A2*/AEN* X1*/X0 ; 608-60B
+ A11*A10* A9*/A8* A7*/A6*/A5*/A4*/A3* /AEN*/X1* X0 ; E80-E87
+ A11*A10* A9* A8*/A7* A6*/A5*/A4*/A3* /AEN*/X1*/X0 ; F40-F47
CRES = RESDRV
Address PLD - AD31
CDB4231/4248
DS111DB7
69
Summary of Contents for CS4231A
Page 63: ...Figure 1 CS4231 Aux1 In CDB4231 4248 DS111DB7 63 ...
Page 64: ...Figure 2 Microphone In Figure 3 Mono Speaker Out CDB4231 4248 64 DS111DB7 ...
Page 65: ...Figure 4 Line In CDROM In Aux2 CDB4231 4248 DS111DB7 65 ...
Page 66: ...Figure 5 Line Headphone Out CDB4231 4248 66 DS111DB7 ...
Page 67: ...Figure 6 Address Decode and Board ID CDB4231 4248 DS111DB7 67 ...
Page 68: ...Figure 7 Analog Power Buffer CDB4231 4248 68 DS111DB7 ...
Page 72: ...Figure 8 Silk Screen CDB4231 4248 72 DS111DB7 ...
Page 73: ...Figure 9 Component Side Top 1st Layer CDB4231 4248 DS111DB7 73 ...
Page 74: ...Figure 10 Solder Side Bottom 4th Layer CDB4231 4248 74 DS111DB7 ...
Page 75: ...Figure 11 Ground 2nd Layer Inverse CDB4231 4248 DS111DB7 75 ...
Page 76: ...Figure 12 Power 3rd Layer Inverse CDB4231 4248 76 DS111DB7 ...