C2SL
Clock 2 Source Select: This bit selects
the clock source used for the audio
sample rates for both capture and
playback. If only one crystal is sup-
plied in hardware, it must be XTAL1.
CAUTION: C2SL can only be
changed while MCE (R0) is set.
0 - XTAL1
Typically 24.576 MHz
1 - XTAL2
Typically 16.9344 MHz
CFS2-CFS0
Clock Frequency Divide Select: These
bits select the audio sample fre-
quency for both capture and
playback. The actual audio sample
frequency depends on which clock
source (C2SL) is selected and its fre-
quency. Frequencies listed as N/A
are not available because their sam-
ple frequency violates the maximum
specifications; however, the decodes
are available and may be used with
crystals that do not violate the sam-
ple frequency specifications.
CAUTION: CFS2-CFS0 can only be
changed while MCE (R0) is set.
S/M
Stereo/Mono Select: This bit deter-
mines how the audio data streams
are formatted. Selecting stereo will
result in alternating samples repre-
senting left and right audio channels.
Mono playback plays the same
audio sample on both channels.
Mono capture only captures data
from the left channel. In MODE 1,
this bit is used for both playback and
capture. In MODE 2, this bit is only
used for playback, and the capture
format is independently selected via
I28. MCE (R0) or PMCE (I16) must
be set to modify S/M. See
Changing
Audio Data Formats section for
more details.
0 - Mono
1 - Stereo
The C/L, FMT1, and FMT0 bits set the audio data
format as shown below. In MODE 1, FMT1, which is
forced low, FMT0, and C/L are used for both play-
back and capture. In MODE 2, these bits are only
used for playback, and the capture format is inde-
pendently selected via register I28. MCE (R0) or
PMCE (I16) must be set to modify the lower four bits
of this register. See
Changing Audio Data Formats
section for more details.
This register’s initial state after reset is: 0000000.
Fs and Playback Data Format (I8)
D7
D6
D5
D4
D3
D2
D1
D0
FMT1 FMT0 C/L S/M CSF2 CFS1 CFS0 C2SL
XTAL1
XTAL2
Divide
24.576 MHz
16.9344 MHz
0 - 3072
8.0 kHz
5.51 kHz
1 - 1536
16.0 kHz
11.025 kHz
2 - 896
27.42 kHz
18.9 kHz
3 - 768
32.0 kHz
22.05 kHz
4 - 448
N/A
37.8 kHz
5 - 384
N/A
44.1 kHz
6 - 512
48.0 kHz
33.075 kHz
7 - 2560
9.6 kHz
6.62 kHz
FMT1
†
FMT0 C/L
D7
D6
D5
0
0
0
Linear, 8-bit unsigned
0
0
1
µ
-Law, 8-bit companded
0
1
0
Linear, 16-bit two’s
complement, Little Endian
0
1
1
A-Law, 8-bit companded
1
0
0
RESERVED
1
0
1
ADPCM, 4-bit, IMA compatible
1
1
0
Linear, 16-bit two’s
complement, Big Endian
1
1
1
RESERVED
† FMT1 is not available in MODE 1 (forced to 0).
CS4231A
DS139PP2
33
Summary of Contents for CS4231A
Page 63: ...Figure 1 CS4231 Aux1 In CDB4231 4248 DS111DB7 63 ...
Page 64: ...Figure 2 Microphone In Figure 3 Mono Speaker Out CDB4231 4248 64 DS111DB7 ...
Page 65: ...Figure 4 Line In CDROM In Aux2 CDB4231 4248 DS111DB7 65 ...
Page 66: ...Figure 5 Line Headphone Out CDB4231 4248 66 DS111DB7 ...
Page 67: ...Figure 6 Address Decode and Board ID CDB4231 4248 DS111DB7 67 ...
Page 68: ...Figure 7 Analog Power Buffer CDB4231 4248 68 DS111DB7 ...
Page 72: ...Figure 8 Silk Screen CDB4231 4248 72 DS111DB7 ...
Page 73: ...Figure 9 Component Side Top 1st Layer CDB4231 4248 DS111DB7 73 ...
Page 74: ...Figure 10 Solder Side Bottom 4th Layer CDB4231 4248 74 DS111DB7 ...
Page 75: ...Figure 11 Ground 2nd Layer Inverse CDB4231 4248 DS111DB7 75 ...
Page 76: ...Figure 12 Power 3rd Layer Inverse CDB4231 4248 76 DS111DB7 ...