13
ATmega103(L)
0945G–09/01
Register Direct, Single
Register Rd
Figure 8.
Direct Single Register Addressing
The operand is contained in register d (Rd).
Register Direct, Two Registers
Rd and Rr
Figure 9.
Direct Register Addressing, Two Registers
Operands are contained in registers r (Rr) and d (Rd). The result is stored in register d
(Rd).
I/O Direct
Figure 10.
I/O Direct Addressing
Operand address is contained in six bits of the instruction word. n is the destination or
source register address.
REGISTER FILE
0
31
d
OP
d
0
4
15
REGISTER FILE
0
31
d
r
OP
d
r
0
4
5
9
15
I/O MEMORY
0
63
OP
P
0
5
15
n