AC and DC Parameters
ARM DDI 0210C
Copyright © 2001, 2004 ARM Limited. All rights reserved.
7-19
Note
In Figure 7-22 on page 7-18, T
ald
is the time by which
ALE
must be driven LOW to
latch the current address in phase 2. If
ALE
is driven LOW after T
ald
, then a new address
is latched. This is known as
address breakthrough
.
The timing parameters used in Figure 7-22 on page 7-18 are listed in Table 7-21.
Figure 7-23 APE address control
The timing parameters used in Figure 7-23 are listed in Table 7-22.
Table 7-21 ALE address control timing parameters
Symbol
Parameter
Parameter
type
T
ald
Address group latch output time
Maximum
T
ale
Address group latch open output delay
Maximum
T
aleh
Address group latch output hold time
Minimum
MCLK
T
aph
A[31:0]
nRW
LOCK
nOPC
nTRANS
MAS[1:0]
T
aps
APE
T
ape
T
apeh
Table 7-22 APE address control timing parameters
Symbol
Parameter
Parameter
type
T
ape
MCLK
f to address group valid
Maximum
T
apeh
Address group output hold time from
MCLK
f
Minimum
T
aph
APE
hold time from
MCLK
f
Minimum
T
aps
APE
set up time to
MCLK
r
Minimum
Summary of Contents for ARM7TDMI
Page 6: ...Contents vi Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Page 10: ...List of Tables x Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Page 14: ...List of Figures xiv Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Page 46: ...Introduction 1 26 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Page 120: ...Coprocessor Interface 4 18 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Page 142: ...Debug Interface 5 22 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...
Page 282: ...Glossary Glossary 6 Copyright 2001 2004 ARM Limited All rights reserved ARM DDI 0210C ...