TMP91C824
91C824-46
(1) Interrupt level setting registers
Symbol
NAME
Address
7 6 5 4 3 2 1 0
INTAD INT0
IADC IADM2 IADM1 IADM0 I0C
I0M2 I0M1 I0M0
R R/W R R/W
INTE0AD
INT0 &
INTAD
Enable
90h
0 0 0 0 0 0 0 0
INT2 INT1
I2C I2M2 I2M1 I2M0 I1C I1M2 I1M1 I1M0
R R/W R R/W
INTE12
INT1 &
INT2
Enable
91h
0 0 0 0 0 0 0 0
INTALM4 INT3
IA4C IA4M2
IA4M1
IA4M0 I3C I3M2 I3M1 I3M0
R R/W R R/W
INTE3
ALM4
INT3&
INTALM
4Enable
92h
0 0 0 0 0 0 0 0
INTALM1 INTALM0
IA1C IA1M2 IA1M1 IA1M0 IA0C IA0M2 IA0M1 IA0M0
R R/W R R/W
INTEALM
01
INTALM
0 &
INTALM
1
Enable
93h
0 0 0 0 0 0 0 0
INTALM3 INTALM2
IA3C IA3M2 IA3M1 IA3M0 IA2C IA2M2 IA2M1 IA2M0
R R/W R R/W
INTEALM
23
INTALM
2 &
INTALM
3
Enable
94h
0 0 0 0 0 0 0 0
INTTA1(TMRA1) INTTA0(TMRA0)
ITA1C ITA1M2
ITA1M1
ITA1M0
ITA0C ITA0M2 ITA0M1
ITA0M0
R R/W R R/W
INTETA01
INTTA0
&
INTTA1
Enable
95h
0 0 0 0 0 0 0 0
INTTA3(TMRA3) INTTA2(TMRA2)
ITA3C ITA3M2
ITA3M1
ITA3M0
ITA2C ITA2M2 ITA2M1
ITA2M0
R R/W R R/W
INTETA23
INTTA2
&
INTTA3
Enable
96h
0 0 0 0 0 0 0 0
INTRTC
IRC
IRM2
IRM1
IRM0
R
R/W
INTERTC
INTRTC
enable
97h
0
0
0
0
Interrupt request flag
lxxM2 lxxM1 lxxM0
Function
(Write)
0
0
0
Disables interrupt requests
0
0
1
Sets interrupt priority level to 1
0
1
0
Sets interrupt priority level to 2
0
1
1
Sets interrupt priority level to 3
1
0
0
Sets interrupt priority level to 4
1
0
1
Sets interrupt priority level to 5
1
1
0
Sets interrupt priority level to 6
1
1
1
Disables interrupt requests