TMP91C824
91C824-32
(3) Operation
①
IDLE2 Mode
In Idle2 Mode only specific internal I/O operations, as designated by the Idle2 Setting Register,
can take place. Instruction execution by the CPU stops.
Figure 3.3 6 illustrates an example of the timing for clearance of the Idle2 Mode Halt state by an
interrupt.
N e x t
N e x t + 2
X1
A0
∼
23
RD
WR
D0
∼
15
Data
Data
IDLE2
mode
Interrupt for
release
Figure 3.3.6 Timing chart for Idle2 Mode Halt state cleared by interrupt
②
Idle1 Mode
In Idle1 Mode, only the internal oscillator and the RTC,MLD continue to operate. The system
clock in the MCU stops. The pin status in the IDLE1 mode is depended on setting the register
SYSCR2<SELDRV,DRVE>. Table 3.3 6 summarizes the state of these pins in the IDLE mode1.
In the Halt state, the interrupt request is sampled a synchronously with the system clock; however,
clearance of the Halt state (i.e. restart of operation) is synchronous with it.
Figure 3.3 7 illustrates the timing for clearance of the Idle1 Mode Halt state by an interrupt.
N e x t
N e x t + 2
X1
A0
∼
23
RD
WR
Interrupt
for release
IDLE1 mode
D0
∼
15
Data
Data
Figure 3.3.7 Timing chart for Idle1 Mode Halt state cleared by interrup