FUNC_INTERRUPT Registers
126
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.9 INT3_LINE_STATE Register (Address = 21Ch) [reset = 0h]
INT3_LINE_STATE is shown in
and described in
Return to
Interrupt source line state Register #3
RESET register domain: HWRST
Figure 3-107. INT3_LINE_STATE Register
7
6
5
4
3
2
1
0
VBUS
RESERVED
RESERVED
RESERVED
RESERVED
GPADC_EOC_
SW
GPADC_AUTO
_1
GPADC_AUTO
_0
R-0h
R-0h
R-0h
R-0h
R-0h
R-0h
R-0h
R-0h
Table 3-117. INT3_LINE_STATE Register Field Descriptions
Bit
Field
Type
Reset
Description
7
VBUS
R
0h
VBUS line state register (VBUS pin)
0: VBUS line is equal to 0
1: VBUS line is equal to 1
6
RESERVED
R
0h
5
RESERVED
R
0h
4
RESERVED
R
0h
3
RESERVED
R
0h
2
GPADC_EOC_SW
R
0h
GPADC_EOC_SW line state register (Internal event)
0: GPADC_EOC_SW line is equal to 0
1: GPADC_EOC_SW line is equal to 1
1
GPADC_AUTO_1
R
0h
GPADC_AUTO_1 line state register (internal event)
0: GPADC_AUTO_1 line is equal to 0
1: GPADC_AUTO_1 line is equal to 1
0
GPADC_AUTO_0
R
0h
GPADC_AUTO_0 line state register (Internal event)
0: GPADC_AUTO_0 line is equal to 0
1: GPADC_AUTO_0 line is equal to 1