FUNC_INTERRUPT Registers
124
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.7 INT3_STATUS Register (Address = 21Ah) [reset = 0h]
INT3_STATUS is shown in
and described in
.
Return to
Interrupt Status Register #3
The bit can be cleared on read or cleared by writing 1(see INT_CTRL.INT_CLEAR)
RESET register domain: HWRST
Figure 3-105. INT3_STATUS Register
7
6
5
4
3
2
1
0
VBUS
RESERVED
RESERVED
RESERVED
RESERVED
GPADC_EOC_
SW
GPADC_AUTO
_1
GPADC_AUTO
_0
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
Table 3-115. INT3_STATUS Register Field Descriptions
Bit
Field
Type
Reset
Description
7
VBUS
RC
0h
VBUS status bit register (VBUS pin)
0: no detection
1: Rising or falling edge are detected
6
RESERVED
RC
0h
5
RESERVED
RC
0h
4
RESERVED
RC
0h
3
RESERVED
RC
0h
2
GPADC_EOC_SW
RC
0h
GPADC_EOC_SW status bit register associated (internal event)
0: no detection
1: Rising or falling edge are detected
1
GPADC_AUTO_1
RC
0h
GPADC_AUTO_1 status bit register (internal event)
0: no detection
1: Rising edge is detected
0
GPADC_AUTO_0
RC
0h
GPADC_AUTO_0 status bit register (Internal event)
0: no detection
1: Rising edge is detected