FUNC_GPADC Registers
166
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.13.16 GPADC_THRES_CONV0_MSB Register (Address = 2D1h) [reset = 0h]
GPADC_THRES_CONV0_MSB is shown in
and described in
Return to
MSB of Threshold reference to be compared to the Conversion 0 results
RESET register domain: HWRST
Figure 3-143. GPADC_THRES_CONV0_MSB Register
7
6
5
4
3
2
1
0
THRES_CONV
0_POL
RESERVED
THRES_CONV0_MSB
R/W-0h
R-0h
R/W-0h
Table 3-156. GPADC_THRES_CONV0_MSB Register Field Descriptions
Bit
Field
Type
Reset
Description
7
THRES_CONV0_POL
R/W
0h
Threshold conversion 0 polarity
0: Interrupt generated if Conversion0 result is above threshold
1: Interrupt generated if Conversion0 result is below threshold
6-4
RESERVED
R
0h
3-0
THRES_CONV0_MSB
R/W
0h
Threshold value for Conversion 0 (MSB) <11:8>