FUNC_PMU_CONTROL Registers
75
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
Table 3-67. VSYS_MON Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
5-0
THRESHOLD
R/W
X
VSYS_HI
Configured by OTP bits (from 2.5V to 3.85V). By SW, from 2.3V to
4.6V per 50mV step.
000000 = 2.30 V 100000 = 3.60 V
000001 = 2.30 V 100001 = 3.65 V
000010 = 2.30 V 100010 = 3.70 V
000011 = 2.30 V 100011 = 3.75 V
000100 = 2.30 V 100100 = 3.80 V
000101 = 2.30 V 100101 = 3.85 V
000110 = 2.30 V 100110 = 3.90 V
000111 = 2.35 V 100111 = 3.95 V
001000 = 2.40 V 101000 = 4.00 V
001001 = 2.45 V 101001 = 4.05 V
001010 = 2.50 V 101010 = 4.10 V
001011 = 2.55 V 101011 = 4.15 V
001100 = 2.60 V 101100 = 4.20 V
001101 = 2.65 V 101101 = 4.25 V
001110 = 2.70 V 101110 = 4.30 V
001111 = 2.75 V 101111 = 4.35 V
010000 = 2.80 V 110000 = 4.40 V
010001 = 2.85 V 110001 = 4.45 V
010010 = 2.90 V 110010 = 4.50 V
010011 = 2.95 V 110011 = 4.55 V
010100 = 3.00 V 110100 = 4.60 V
010101 = 3.05 V 110101 = 4.60 V
010110 = 3.10 V 110110 = 4.60 V
010111 = 3.15 V 110111 = 4.60 V
011000 = 3.20 V 111000 = 4.60 V
011001 = 3.25 V 111001 = 4.60 V
011010 = 3.30 V 111010 = 4.60 V
011011 = 3.35 V 111011 = 4.60 V
011100 = 3.40 V 111100 = 4.60 V
011101 = 3.45 V 111101 = 4.60 V
011110 = 3.50 V 111110 = 4.60 V
011111 = 3.55 V 111111 = 4.60 V