FUNC_GPADC Registers
153
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.13.3 GPADC_AUTO_CTRL Register (Address = 2C3h) [reset = 0h]
GPADC_AUTO_CTRL is shown in
and described in
Return to
GPADC Automatic Control register (Periodic)
RESET register domain: HWRST
Figure 3-130. GPADC_AUTO_CTRL Register
7
6
5
4
3
2
1
0
SHUTDOWN_
CONV1
SHUTDOWN_
CONV0
AUTO_CONV1
_EN
AUTO_CONV0
_EN
COUNTER_CONV
R/W-0h
R/W-0h
R/W-0h
R/W-0h
R/W-0h
Table 3-143. GPADC_AUTO_CTRL Register Field Descriptions
Bit
Field
Type
Reset
Description
7
SHUTDOWN_CONV1
R/W
0h
Shut down control based on Auto conversions (only for CONV1)
0: shut down not enabled (default)
1: enable shut down of the platform if interrupt is not clear within
delay time
6
SHUTDOWN_CONV0
R/W
0h
Shut down control based on Auto conversions (only for CONV0)
0: shut down not enabled (default)
1: enable shut down of the platform if interrupt is not clear within
delay time
5
AUTO_CONV1_EN
R/W
0h
Automatic Conversion 1 enabling
0: Automatic Conversion 1 is not enable (defaults)
1: Automatic Conversion 1 is enabled
4
AUTO_CONV0_EN
R/W
0h
Automatic Conversion 0 enabling
0: Automatic Conversion 0 is not enable (defaults)
1: Automatic Conversion 0 is enabled
3-0
COUNTER_CONV
R/W
0h
Time slot between conversions (RT and SW modes) or two
consecutive conversions (Auto mode)
0000: 1/32s (default)
0001: 1/16s
0010: 1/8s
.....
1110: 512s
1111: 1024s