FUNC_TRIM_GPADC Registers
177
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.15.4 GPADC_TRIM4 Register (Address = 3D0h) [reset = 0h]
GPADC_TRIM4 is shown in
and described in
Return to
RESET register domain: POR
Figure 3-152. GPADC_TRIM4 Register
7
6
5
4
3
2
1
0
VCC_D2
VCC_D2_SIGN
R/W-0h
R/W-0h
Table 3-167. GPADC_TRIM4 Register Field Descriptions
Bit
Field
Type
Reset
Description
7-1
VCC_D2
R/W
0h
GPADC Input Channel 3 Calibration Value D2 when
HIGH_VCC_SENSE=0
0
VCC_D2_SIGN
R/W
0h
Sign bit of the GPADC Input Channel 3 Calibration Value D2 when
HIGH_VCC_SENSE=0
0: Positive
1: Negative