FUNC_PMU_CONTROL Registers
87
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.7.16 PMU_SECONDARY_INT2 Register (Address = 1B9h) [reset = 0h]
PMU_SECONDARY_INT2 is shown in
and described in
Return to
Configuration and status of the Secondary Interrupt Handler (Register2)
RESET register domain: HWRST
Figure 3-72. PMU_SECONDARY_INT2 Register
7
6
5
4
3
2
1
0
RESERVED
DVFS_INT_SR
C
RESERVED
DVFS_MASK
RC-0h
RC-0h
R-0h
R/W-0h
Table 3-79. PMU_SECONDARY_INT2 Register Field Descriptions
Bit
Field
Type
Reset
Description
7-5
RESERVED
RC
0h
4
DVFS_INT_SRC
RC
0h
DVFS (Voltage plus offset over voltage max) interrupt status source
0: DVFS (Voltage plus offset over voltage max) is not the source of
interrupt line
1: DVFS (Voltage plus offset over voltage max) is the source of
interrupt line
3-1
RESERVED
R
0h
0
DVFS_MASK
R/W
0h
Secondary level of mask for DVFS interrupt line. Voltage plus offset
over voltage max mask.
0: Un-masked
1: Masked