FUNC_INTERRUPT Registers
121
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.4 INT2_STATUS Register (Address = 215h) [reset = 0h]
INT2_STATUS is shown in
and described in
.
Return to
Interrupt Status Register #2
The bit can be cleared on read or cleared by writing 1(see INT_CTRL.INT_CLEAR)
RESET register domain: HWRST
Figure 3-102. INT2_STATUS Register
7
6
5
4
3
2
1
0
RESERVED
SHORT
FSD
RESET_IN
RESERVED
WDT
OTP_ERROR
RESERVED
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
RC-0h
Table 3-112. INT2_STATUS Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
RC
0h
6
SHORT
RC
0h
SHORT status bit register associated (internal event)
0: no detection
1: Rising or falling edge are detected
5
FSD
RC
0h
First Supply Detection (FSD) status bit register (internal event)
0: no detection
1: Rising edge is detected
To know the interrupt source (FSD First Supply Detection or BB
battery bounce), you must read the PMU_SECONDARY_INT.
4
RESET_IN
RC
0h
RESET_IN status bit register associated to RESET_IN pin
0: no detection
1: Rising edge is detected
3
RESERVED
RC
0h
2
WDT
RC
0h
WDT status bit register (internal event)
0: no detection
1: Rising edge is detected
1
OTP_ERROR
RC
0h
OTP_ERROR status bit register (internal event)
0: no detection
1: Rising edge is detected
0
RESERVED
RC
0h