6.6.5 PLL Pre-Divider Control Register (PREDIV)
www.ti.com
PLL Controller Register Map
The PLL pre-divider control register (PREDIV) is shown in
and described in
for
PLLC1 and PLLC2. For PLLC1, the pre-divider ratio is fixed (cannot be changed) to 8. For PLLC2, the
pre-divider ratio defaults to 8, however, it may be changed to allow for lower frequencies.
Figure 6-7. PLL Pre-Divider Control Register (PREDIV)
31
16
15
14
5
4
0
Reserved
PREDEN
Reserved
RATIO
R-0
R-1
R-0
R-7
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 6-8. PLL Pre-Divider Control (PREDIV) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
PREDEN
Pre-divider enable. For PLLC1 and PLLC2, this bit must always be set to 1.
0
Disable
1
Enable
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio for post divider. Ratio value = RATIO + 1
SPRUFX7 – July 2008
PLL Controllers (PLLCs)
49