www.ti.com
System Control Register Descriptions
Table 9-5. PINMUX1 - Pin Mux 1 (Video Out) Pin Mux Register Field Descriptions (continued)
Bit
Field
Value
Description
11-10
COUT_2
Enable COUT[2] (Video Out Pin Mux)
0
GIO[76]
1
COUT[2]
2
PWM2
3
RTO3
9-8
COUT_3
Enable COUT[3] (Video Out Pin Mux)
0
GIO[77]
1
COUT[3]
2
PWM2
3
RTO2
7-6
COUT_4
Enable COUT[4] (Video Out Pin Mux)
0
GIO[78]
1
COUT[4]
2
PWM2
3
RTO1
5-4
COUT_5
Enable COUT[5] (Video Out Pin Mux)
0
GIO[79]
1
COUT[5]
2
PWM2
3
RTO0
3-2
COUT_6
Enable COUT[6] (Video Out Pin Mux)
0
GIO[80]
1
COUT[6]
2
PWM1
3
Reserved
1-0
COUT_7
Enable COUT[7] (Video Out Pin Mux)
0
GIO[81]
1
COUT[7]
2
PWM0
3
Reserved
SPRUFX7 – July 2008
System Control Module
121