Multicore Fixed and Floating-Point System-on-Chip
Copyright 2012 Texas Instruments Incorporated
Device Overview
47
SPRS689D—March 2012
TMS320C6670
DDRA00
A14
OZ
DDR EMIF address bus
DDRA01
B14
OZ
DDRA02
F14
OZ
DDRA03
F13
OZ
DDRA04
A15
OZ
DDRA05
C15
OZ
DDRA06
B15
OZ
DDRA07
D15
OZ
DDRA08
F15
OZ
DDRA09
E15
OZ
DDRA10
E16
OZ
DDRA11
D16
OZ
DDRA12
E17
OZ
DDRA13
C16
OZ
DDRA14
D17
OZ
DDRA15
C17
OZ
DDRCAS
D12
OZ
DDR EMIF column address strobe
DDRRAS
C10
OZ
DDR EMIF row address strobe
DDRWE
E12
OZ
DDR EMIF write enable
DDRCKE0
D11
OZ
DDR EMIF clock enables
DDRCKE1
E18
OZ
DDRCLKOUTP0
A12
OZ
DDR EMIF output clocks to drive SDRAMs (one clock pair per SDRAM)
DDRCLKOUTN0
B12
OZ
DDRCLKOUTP1
A16
OZ
DDRCLKOUTN1
B16
OZ
DDRODT0
D13
OZ
DDR EMIF on-die termination outputs used to set termination on the SDRAMs
DDRODT1
E13
OZ
DDRRESET
E11
OZ
DDR reset signal
DDRSLRATE0
H27
I
Down
DDR slew rate control
DDRSLRATE1
H26
I
Down
VREFSSTL
E14
P
Reference voltage input for SSTL15 buffers used by DDR EMIF (VDDS15 ÷ 2)
Table 2-15
Terminal Functions — Signals and Control by Function (Part 7 of 12)
Signal Name
Ball No.
Type IPD/IPU
Description
Содержание TMS320C6670
Страница 225: ......