170
TMS320C6670 Peripheral Information and Electrical Specifications
Copyright 2012 Texas Instruments Incorporated
SPRS689D—March 2012
Multicore Fixed and Floating-Point System-on-Chip
TMS320C6670
7.9.2 CIC Registers
This section includes the CIC memory map information and registers.
7.9.2.1 CIC0 Register Map
44
VUSR_INT_O
HyperLink interrupt
45
TRACER_RAC_INTD
Tracer sliding time window interrupt for RAC
46
TRACER_RAC_FE_INTD
Tracer sliding time window interrupt for RAC_FE
47
TRACER_TAC_INTD
Tracer sliding time window interrupt for TAC
48
TCP3D_C_ERROR
MPU5_INTD
(MPU5_ADDR_ERR_INT and
MPU5_PROT_ERR_INT
combined)
TCP3D_C Error Event
MPU5 Addressing violation interrupt and Protection violation interrupt.
49
TINT4L
Timer64_4 interrupt low
50
TINT4H
Timer64_4 interrupt high
51
TINT5L
Timer64_5 interrupt low
52
TINT5H
timer64_5 interrupt high
53
TINT6L
Timer64_6 interrupt low
54
TINT6H
Timer64_6 interrupt high
55
TINT7L
Timer64_7 interrupt low
56
TINT7H
Timer64_7 interrupt high
57
Reserved
58
Reserved
59
Reserved
60
Reserved
61
DDR3_ERR
DDR3 EMIF error interrupt
62
Reserved
63
Reserved
End of Table 7-41
Table 7-42
CIC0 Registers (Part 1 of 4)
Address Offset
Register Mnemonic
Register Name
0x0
REVISION_REG
Revision Register
0x4
Reserved
0xc
Reserved
0x10
GLOBAL_ENABLE_HINT_REG
Global Host Int Enable Register
0x20
STATUS_SET_INDEX_REG
Status Set Index Register
0x24
STATUS_CLR_INDEX_REG
Status Clear Index Register
0x28
ENABLE_SET_INDEX_REG
Enable Set Index Register
0x2c
ENABLE_CLR_INDEX_REG
Enable Clear Index Register
0x34
HINT_ENABLE_SET_INDEX_REG
Host Int Enable Set Index Register
0x38
HINT_ENABLE_CLR_INDEX_REG
Host Int Enable Clear Index Register
0x200
RAW_STATUS_REG0
Raw Status Register 0
0x204
RAW_STATUS_REG1
Raw Status Register 1
Table 7-41
CIC2 Event Inputs (Secondary Events for EDMA3CC0 and HyperLink) (Part 2 of 2)
Input Event # on CIC
System Interrupt
Description
Содержание TMS320C6670
Страница 225: ......