42
Device Overview
Copyright 2012 Texas Instruments Incorporated
SPRS689D—March 2012
Multicore Fixed and Floating-Point System-on-Chip
TMS320C6670
AIFTXN0
L26
O
Antenna interface transmit data (6 links)
AIFTXP0
M26
O
AIFTXN1
L27
O
AIFTXP1
K27
O
AIFTXN2
R26
O
AIFTXP2
P26
O
AIFTXN3
P27
O
AIFTXP3
N27
O
AIFTXN4
U27
O
AIFTXP4
T27
O
AIFTXN5
U26
O
AIFTXP5
V26
O
AIF2 Timer (AT) Module
RP1CLKP
Y28
I
Frame sync interface clock used to drive the frame synchronization interface (OBSAI RP1 clock)
RP1CLKN
AA28
I
EXTFRAMEEVENT
AE17
OZ
Down
Frame sync clock output
RP1FBP
Y29
I
Frame burst to drive frame indicators to the frame synchronization module (OBSAI RP1)
RP1FBN
AA29
I
PHYSYNC
AB27
I
Down
Frame sync input for PHY timer
RADSYNC
AA27
I
Down
Frame sync input for radio timer
Boot Configuration Pins
LENDIAN †
AJ20
IOZ
Up
Endian configuration pin (pin shared with GPIO[0])
BOOTMODE00 †
AG18
IOZ
Down
See Section 2.4
‘‘Boot Modes Supported and PLL Settings’’
on page 30 for more details
(Pins shared with GPIO[1:13])
BOOTMODE01†
AD19
IOZ
Down
BOOTMODE02 †
AE19
IOZ
Down
BOOTMODE03 †
AF18
IOZ
Down
BOOTMODE04 †
AE18
IOZ
Down
BOOTMODE05 †
AG20
IOZ
Down
BOOTMODE06 †
AH19
IOZ
Down
BOOTMODE07 †
AJ19
IOZ
Down
BOOTMODE08 †
AE21
IOZ
Down
BOOTMODE09 †
AG19
IOZ
Down
BOOTMODE10 †
AD20
IOZ
Down
BOOTMODE11 †
AE20
IOZ
Down
BOOTMODE12 †
AF21
IOZ
Down
PCIESSMODE0 †
AH20
IOZ
Down
PCIe mode selection pins (pins shared with GPIO[14:15])
PCIESSMODE1 †
AD21
IOZ
Down
PCIESSEN †
AJ23
I
PCIe module enable (pin shared with TIMI0)
Clock / Reset
SYSCLKP
AC29
I
System clock input to antenna interface and/or main PLL
SYSCLKN
AC28
I
PASSCLKP
AJ18
I
Network coprocessor reference clock to PASS PLL
PASSCLKN
AH18
I
Table 2-15
Terminal Functions — Signals and Control by Function (Part 2 of 12)
Signal Name
Ball No.
Type IPD/IPU
Description
Содержание TMS320C6670
Страница 225: ......