All Errata Listed With Silicon Revision Number
Table 4. All Design Exceptions to Functional Specifications (continued)
SILICON REVISION AFFECTED
NUMBER
TITLE
1.0
2.0
2.1
RMII: 50-MHz RMII Reference Clock Output Does Not
X
X
X
Satisfy Clock Input Requirements of RMII Ethernet PHYs
VDDS_DDR: High-Power Consumption During DeepSleep0
X
ROM: Ethernet Boot Code Does Not Change Default
Direction of RMII1 Reference Clock When Booting from
X
Ethernet Using RMII
DDR3: Fully-Automated Hardware READ and WRITE
X
X
X
Leveling Not Supported
Boot: USB Boot ROM Code Overlapping Data in TXFIFO
X
and RXFIFO
SmartReflex: Limited Support Due to Issue Described in
X
Advisory 1.0.15
EMIF: Dynamic Voltage Frequency Scaling (DVFS) is Not
X
X
X
Supported
Ethernet Media Access Controller and Switch Subsystem:
X
X
X
Reset Isolation Feature is Not Supported
Boot: System Boot is Not Reliable if Reset is Asserted
X
X
X
While Operating in OPP50
Boot: System Boot Temporarily Stalls if an Attempt to Boot
X
X
X
from Ethernet is Not Successful
I2C: SDA and SCL Open-Drain Output Buffer Issue
X
X
LCDC: LIDD DMA Mode Issue
X
X
X
LCDC: Raster Mode, Hardware Auto Underflow Restart
X
X
X
Does Not Work
Latch-up Performance: Latch-up Performance Limits for
X
X
Silicon Revsions 1.0 and 2.0
OSC0 and OSC1: Noise Immunity Improved When Crystal
X
X
X
Circuit is Connected Directly to PCB Digital Ground
TSC_ADC: False Pen-up Interrupts
X
X
X
TSC_ADC: Terminals May be Temporarily Connected
Together Through Internal Paths During Power-up
X
X
X
Sequence
USB Host: USB Low-Speed Receive-to-Transmit Inter-
X
X
X
Packet Delay
USB2PHY: Register Accesses After a USB Subsystem Soft
X
X
X
Reset May Lock Up the Entire System
UART: Transactions to MDR1 Register May Cause
X
X
X
Undesired Effect on UART Operation
EMU0 and EMU1: Terminals Must Be Pulled High Before
X
X
X
ICEPick Samples
7
SPRZ360F – October 2011 – Revised November 2013
Sitara™ AM335x ARM
®
Cortex™-A8 Microprocessors (MPUs) (Silicon
Revision 2.1, 2.0, 1.0)
Copyright © 2011–2013, Texas Instruments Incorporated