DocID17659 Rev 10
95/129
STM32L151x6/8/B, STM32L152x6/8/B
Electrical characteristics
103
Figure 26. ADC accuracy characteristics
Figure 27. Typical connection diagram using the ADC
1. Refer to
for the value of R
AIN
and
for
the value of CADC
2. C
parasitic
represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the
pad capacitance (roughly 7
pF). A high C
parasitic
value will downgrade conversion accuracy. To remedy
this, f
ADC
should be reduced.
E
O
E
G
1 LSB
IDEAL
(1) Example of an actual transfer curve
(2) The ideal transfer curve
(3) End point correlation line
E
T
=Total Unadjusted Error: maximum deviation
between the actual and the ideal transfer curves.
E
O
=Offset Error: deviation between the first actual
transition and the first ideal one.
E
G
=Gain Error: deviation between the last ideal
transition and the last actual one.
E
D
=Differential Linearity Error: maximum deviation
between actual steps and the ideal one.
E
L
=Integral Linearity Error: maximum deviation
between any actual transition and the end point
correlation line.
4095
4094
4093
5
4
3
2
1
0
7
6
1
2
3
4
5
6
7
4093 4094 4095 4096
(1)
(2)
E
T
E
D
E
L
(3)
V
DDA
V
SSA
ai14395b
V
REF+
4096
(or depending on package)]
V
DDA
4096
[1LSB
IDEAL
=
Ăŝϭϳϴϱϲď
^dDϯϮ>dždž
s
/Edž
/>цϱϬŶ
Z
/E
;ϭͿ
ƉĂƌĂƐŝƚŝĐ
s
/E
Z
;ϭͿ
ϭϮͲďŝƚ
ĐŽŶǀĞƌƚĞƌ
;ϭͿ
^ĂŵƉůĞĂŶĚŚŽůĚ
ĐŽŶǀĞƌƚĞƌ