000-0046140-111
Page 120 of 169
SLG46140
PWMDCMP0_pos_in PWM0/DCMP0 positive
input source select
<618:617>
00: ADC [7:0]
01: 8MSBs SPI
10: FSM0[7:0]
11: regs from MUX controlled by matrix_out[77:76]
PWMDCMP0_neg_in PWM0/DCMP0 negative
input source select
<620:619>
00: FSM0[7:0]
01: reg0
10: 8LSBs SPI
11: FSM1[7:0]
ADC_PWM_OSC_pd
_src_sel
ADC/PWM/OSC power
down source select
<653>
0: power down is not synchronized with clock, when
PWM/DCMP is power down
1: power down is synchronized with clock
when PD=0, the clock is enabled after 2 clock cycles
when PD=1, the clock is gated immediately
PWMDCMP2_pos_in PWM2/DCMP2 positive
input source select
<768:767>
00: from ADC
01: from 8MSBs SPI
10: from FSM0 [7:0]
11: reg3
Table 74. DCMP/PWM Register Settings
Signal Name
Signal Function
Register Bit
Address
Register Definition
Содержание GreenPAK SLG46140
Страница 102: ...000 0046140 111 Page 101 of 169 SLG46140 14 1 Initial Polarity Operations Figure 54 DFF Polarity Operations ...
Страница 103: ...000 0046140 111 Page 102 of 169 SLG46140 Figure 55 DFF Polarity Operations with nReset ...
Страница 104: ...000 0046140 111 Page 103 of 169 SLG46140 Figure 56 DFF Polarity Operations with nSet ...