000-0046140-111
Page 152 of 169
SLG46140
reg<584:582>
clock divide ratio control for ring osc to matrix
000: /1
001:/2
010:/4
011: /3
100: /8
101: /12
110: /24
111: /64
reg<585>
ADC data synchronized with SPI clock enable
0: disable
1: enable
reg<586>
PWM data synchronized with SPI clock enable
0: disable
1: enable
reg<587>
FSM data synchronized with SPI clock enable
0: disable
1: enable
PWM/DCMP 2
reg<588>
PWM/DCMP2 clock source selection
0:clock from mux controlled by reg[580:579]
1: matrix_out67
reg<589>
PWM/DCMP2 function selection
0: PWM
1: DCMP. when in PWM mode, OUTN2 is pwm2's
negative output. when in DCMP mode, OUTN2 is
dcmp2's match output
reg<590>
PWM/DCMP2 turn on by register
0: disable
1: enable
reg<591>
PWM/DCMP2 clock inversion
0: disable
1: enable
reg<592>
PWM/DCMP2 mode selection
0: PWM output duty cycle down to 0% and DCMP
out=1 if A>B,
1: PWM output duty cycle up to 100% and DCMP
out=1 if A>=B
reg<594:593>
PWM2 dead band zone control
00: 10 ns
01: 20 ns
10:40 ns
11:80 ns
reg<596:595>
PWM/DCMP2 positive input source selection
00: ADC
01: 8MSBs SPI
10: FSM0[7:0]
11: reg3
reg<598:597>
PWM/DCMP2 negative input
00: FSM0[7:0]
01:reg2
10: 8LSBs SPI
11:CNT1_Q[7:0]
PWM/DCMP 1
reg<599>
PWM/DCMP1 clock source selection
0:clock from mux controlled by reg<580:579>
1: matrix_out67
reg<600>
PWM/DCMP1 function selection
0: PWM
1: DCMP. when in PWM mode, OUTN1 is pwm1's
negative output. when in DCMP mode, OUTN1 is
dcmp1's match output
reg<601>
PWM/DCMP1 turn on by register
0: disable
1: enable
reg<602>
PWM/DCMP1 clock inversion
0: disable
1: enable
Register Bit
Address
Signal Function
Register Bit Definition
Содержание GreenPAK SLG46140
Страница 102: ...000 0046140 111 Page 101 of 169 SLG46140 14 1 Initial Polarity Operations Figure 54 DFF Polarity Operations ...
Страница 103: ...000 0046140 111 Page 102 of 169 SLG46140 Figure 55 DFF Polarity Operations with nReset ...
Страница 104: ...000 0046140 111 Page 103 of 169 SLG46140 Figure 56 DFF Polarity Operations with nSet ...