000-0046140-111
Page 36 of 169
SLG46140
6.0 Summary of Macrocell Function
6.1 I/O Pins
•
Digital Input (low voltage or normal voltage, with or without Schmitt Trigger)
•
Open Drain Outputs (x1, x2, x4)
•
Push Pull Outputs (x1, x2, x4)
•
Analog I/O
•
10 k
/100 k
/1 M
pull-up/pull-down resistors
•
40 mA Open Drain 4X Drive output, Pin 9 and Pin 10 (depending on VDD)
•
Pins 3, 5, 7, 9, 10, 13, 14, 16, 18, 19 can be configured as bidirectional IO
6.2 Connection Matrix
•
Digital matrix for circuit connections based on user design
6.3 Analog-to-Digital Converter
•
8-bit, 100 kHz, Successive Approximation Register ADC
•
DNL < ± 0.5 LSB, INL < ± 3.4 LSB
•
VIN Range: (0..1)/G V
•
3-bit Programmable Gain Amplifier with gain values of (1, 2, 4, 8,16X in differential mode, 1, 2, 4X in Pseudo-Differential
mode and 0.25, 0.5, 1, 2, 4, 8x in single-ended mode)
•
SPI output format
6.4 Digital-to-Analog Converter
•
Two 8-bit Digital-to-Analog Converters 0 to 1 V
6.5 Analog Comparators (2 total)
•
Selectable hysteresis 0 mV/25 mV/50 mV/200 mV
•
Internal or external Vref
•
Selectable gain (1x, 0.5x, 0.33x, 0.25x)
•
Low bandwidth
6.6 Voltage Reference
•
Used for references on Analog Comparators
•
Can also be driven to external pins
•
50 mV to 1.2 V, with 50 mV resolution
•
Chopper stabilized output amplifier
6.7 Combinational Logic Look Up Tables (LUTs – 8 total)
•
Four 2-bit Lookup Tables
•
Four 3-bit Lookup Tables
6.8 Combination Function Macrocells (8 total)
•
Two Selectable DFF/Latch or 2-bit LUTs
•
Two Selectable DFF/Latch or 3-bit LUTs
•
One Selectable 16-Stage / 3-Output Pipe Delay or 3-bit LUT
•
One Selectable CNT/DLY or 3-bit LUT
•
One Selectable CNT/DLY or 4-bit LUT
•
One Selectable Pattern Generator or 4-bit LUT
Содержание GreenPAK SLG46140
Страница 102: ...000 0046140 111 Page 101 of 169 SLG46140 14 1 Initial Polarity Operations Figure 54 DFF Polarity Operations ...
Страница 103: ...000 0046140 111 Page 102 of 169 SLG46140 Figure 55 DFF Polarity Operations with nReset ...
Страница 104: ...000 0046140 111 Page 103 of 169 SLG46140 Figure 56 DFF Polarity Operations with nSet ...