000-0046140-111
Page 46 of 169
SLG46140
7.6 Matrix OE IO Structure
7.6.1 Matrix OE IO Structure (for Pins 3, 4, 5, 7, 12, 13, 14)
Figure 3. Matrix OE IO Structure Diagram
PAD
Digital In
S0
S1
S2
S3
Flo
a
ting
S0
S1
pull_up_en
10 k
90 k
900 k
Res_sel[1:0]
00: floating
01: 10 k
10: 100 k
11: 1 M
wosmt_en
smt_en
lv_en
Low Voltage
Input
Schmitt Trigger
Input
Non-Schmitt
Trigger Input
Input Mode [1:0]
00: Digital In without Schmitt Trigger, wosmt_en=1
01: Digital In with Schmitt Trigger, smt_en=1
10: Low Voltage Digital In mode, lv_en = 1
11: Analog IO mode
Output Mode [1:0]
00: 1x push-pull mode, pp1x_en=1
01: 2x push-pull mode, pp2x_en=1, pp1x_en=1
10: 1x NMOS open drain mode, od1x_en=1
11: 2x NMOS open drain mode, od2x_en=1, od1x_en=1
Analog IO
Digital Out
OE
odn_en
Digital Out
OE
odn_en
2x_en
Digital Out
OE
pp_en
odp_en
Digital Out
OE
pp_en
2x_en
odp_en
Содержание GreenPAK SLG46140
Страница 102: ...000 0046140 111 Page 101 of 169 SLG46140 14 1 Initial Polarity Operations Figure 54 DFF Polarity Operations ...
Страница 103: ...000 0046140 111 Page 102 of 169 SLG46140 Figure 55 DFF Polarity Operations with nReset ...
Страница 104: ...000 0046140 111 Page 103 of 169 SLG46140 Figure 56 DFF Polarity Operations with nSet ...