![Silego GreenPAK SLG46140 Скачать руководство пользователя страница 151](http://html.mh-extra.com/html/silego/greenpak-slg46140/greenpak-slg46140_manual_1270947151.webp)
000-0046140-111
Page 150 of 169
SLG46140
reg<534:532>
ADC PGA gain selection
000: 0.25x (For single-ended operation only)
001: 0.5x (For single-ended operation only)
010: 1x
011: 2x
100: 4x
101: 8x (For single-ended and differential operation)
110: 16x (For differential operation only)
111: Reserved
reg<535>
PGA power on signal
0: power down
1: power on
Note: in ADC wake sleep/dynamic on/off mode, it
should set to 0
reg<536>
ADC Pseudo-Differential mode enable
0: disable
1: enable
reg<537>
Reserved
reg<538>
DAC1 power on signal
0: power down
1: power on
When DAC0 used only, need set this bit
reg<539>
Reserved
reg<540>
ACMP 0 input 100u current source enable
0: disable
1: enable
reg<541>
ACMP 1 input 100u current source enable
0: disable
1: enable
reg<543:542>
ADC speed selection
00: Reserved
01: Reserved
10: 100 kHz
11: Reserved
reg<544>
DAC0 power on signal
0: power down
1: power on
When DAC0 used only, need set this bit
reg<546:545>
ADC vref source select
00: ADC V
REF
01: Reserved
10: 1/4 Vdd
11: None
reg<547>
DAC0 input selection
0: from register
1: from DCMP1's input
reg<555:548>
DAC0 8 bit register control
00: DAC0 output is 0
FF: DAC0's output is 1 v
reg<556>
DAC1 input selection
0: from DCMP1's input
1: all input are 0
reg<557>
ADC wake sleep enable
0: disable
1: enable
reg<558>
force ADC analog part on
0: disable
1: enable
reg<559>
PGA output enable
0: disable
1: enable
LF OSC
Register Bit
Address
Signal Function
Register Bit Definition
Содержание GreenPAK SLG46140
Страница 102: ...000 0046140 111 Page 101 of 169 SLG46140 14 1 Initial Polarity Operations Figure 54 DFF Polarity Operations ...
Страница 103: ...000 0046140 111 Page 102 of 169 SLG46140 Figure 55 DFF Polarity Operations with nReset ...
Страница 104: ...000 0046140 111 Page 103 of 169 SLG46140 Figure 56 DFF Polarity Operations with nSet ...