000-0046140-111
Page 119 of 169
SLG46140
16.12 DCMP/PWM Register Settings
Table 74. DCMP/PWM Register Settings
Signal Name
Signal Function
Register Bit
Address
Register Definition
PWMDCMP2_pd
PWM2/DCMP2 power
down control
<590>
0: power down
1: power on
PWMDCMP2_clk_in
PWM/DCMP2 clock
invert
<591>
0: Disable
1: Enable
PWM2_mode_sel
PWM2 mode select
<592>
0: count down to 0%
1: count up to 100%
PWM2_db_sel
PWM2 Deadband Select
<594:593>
00: 10 ns
01: 20 ns
01: 40 ns
11: 80 ns
PWMDCMP2_pos_in PWM2/DCMP2 positive
input source select
<596:595>
00: from ADC
01: from SPI
10: from FSM0
11: reg3
PWMDCMP2_neg_in PWM2/DCMP2 negative
input source select
<598:597>
00: FSM0[7:0]
01: reg2
10: 8LSBs SPI
11: CNT1_Q[7:0]
PWMDCMP1_pd
PWM1/DCMP1 power
down control
<601>
0: power down
1: power on
PWMDCMP1_clk_in
PWM/DCMP1 clock
invert
<602>
0: Disable
1: Enable
PWM1_mode_sel
PWM1 mode select
<603>
0: count down to 0%
1: count up to 100%
PWM1_db_sel
PWM1 Deadband Select
<605:604>
00: 10 ns
01: 20 ns
01: 40 ns
11: 80 ns
PWMDCMP1_pos_in PWM1/DCMP1 positive
input source select
<607:606>
00: from ADC
01: from 8LSBs SPI
10: from FSM1[7:0]
11: reg1
PWMDCMP1_neg_in PWM1/DCMP1 negative
input source select
<609:608>
00: FSM1[7:0]
01: regs from MUX controlled by matrix_out[77:76]
10: 8MSBs SPI
11: FSM0[7:0]
PWMDCMP0_pd
PWM0/DCMP0 power
down control
<612>
0: power down
1: power on
PWMDCMP0_clk_in
PWM/DCMP0 clock
invert
<613>
0: Disable
1: Enable
PWM0_mode_sel
PWM0 mode select
<614>
0: count down to 0%
1: count up to 100%
PWM0_db_sel
PWM0 Deadband Select
<616:615>
00: 10 ns
01: 20 ns
01: 40 ns
11: 80 ns
Содержание GreenPAK SLG46140
Страница 102: ...000 0046140 111 Page 101 of 169 SLG46140 14 1 Initial Polarity Operations Figure 54 DFF Polarity Operations ...
Страница 103: ...000 0046140 111 Page 102 of 169 SLG46140 Figure 55 DFF Polarity Operations with nReset ...
Страница 104: ...000 0046140 111 Page 103 of 169 SLG46140 Figure 56 DFF Polarity Operations with nSet ...