
000-0046140-111
Page 153 of 169
SLG46140
reg<603>
PWM/DCMP1 mode selection
0: PWM output duty cycle down to 0% and DCMP
out=1 if A>B
1: PWM output duty cycle up to 100% and DCMP
out=1 if A>=B
reg<605:604>
PWM1 dead band zone control
00: 10 ns
01: 20 ns
10: 40 ns
11: 80 ns
reg<607:606>
PWM/DCMP1 positive input source selection
00: ADC
01: 8LSBs SPI
10: FSM1[7:0]
11: reg1
reg<609:608>
PWM/DCMP1 negative input
00: FSM1[7:0]
01:regs from MUX controlled by matrix_out[77:76]
10: 8MSBs SPI
11:FSM0[7:0]
PWM/DCMP 0
reg<611>
PWM/DCMP0 function selection
0: PWM
1: DCMP. when in PWM mode, OUTN0 is pwm0's
negative output. when in DCMP mode, OUTN0 is
dcmp0's match output
reg<612>
PWM/DCMP0 turn on by register
0: disable
1: enable
reg<613>
PWM/DCMP0 clock inversion
0: disable
1: enable
reg<614>
PWM/DCMP0 mode selection
0: PWM output duty cycle down to 0% and DCMP
out=1 if A>B,
1: PWM output duty cycle up to 100% and DCMP
out=1 if A>=B.
reg<616:615>
PWM0 dead band zone control
00: 10 ns
01: 20 ns
10: 40 ns 1
1: 80 ns
reg<618:617>
PWM/DCMP0 positive input source selection
00: ADC
01: 8MSBs SPI
10: FSM0[7:0]
11: regs from MUX controlled by matrix_out[77:76]
reg<620:619>
PWM/DCMP0 negative input
00: FSM0[7:0]
01:reg0
10: 8LSBs SPI
11:FSM1[7:0]
PWM/DCMP or DAC Data
reg<628:621>
reg0, 8 bits NVM data to PWM/DCMP or DAC input
data
reg<636:629>
reg1, 8 bits NVM data to PWM/DCMP or DAC input
data
reg<644:637>
reg2, 8 bits NVM data to PWM/DCMP or DAC input
data
reg<652:645>
reg3, 8 bits NVM data to PWM/DCMP or DAC input
data
reg<653>
power down sync to clock and output state control in
power down mode
0: power down is not synchronized with clock, and
output reset to 0 when PWM/DCMP is power down,
1: power down is synchronized with clock, when
PD=0, the clock is enabled after 2 clock cycles, while
when PD=1, the clock is gated immediately. and the
output is kept at current state when PD=1.
SPI
Register Bit
Address
Signal Function
Register Bit Definition
Содержание GreenPAK SLG46140
Страница 102: ...000 0046140 111 Page 101 of 169 SLG46140 14 1 Initial Polarity Operations Figure 54 DFF Polarity Operations ...
Страница 103: ...000 0046140 111 Page 102 of 169 SLG46140 Figure 55 DFF Polarity Operations with nReset ...
Страница 104: ...000 0046140 111 Page 103 of 169 SLG46140 Figure 56 DFF Polarity Operations with nSet ...