Appendix B Internal I/O Registers
Rev. 6.00 Aug 04, 2006 page 573 of 680
REJ09B0145-0600
SMR31—Serial Mode Register 31
H'98
SCI31
Bit
Initial value
Read/Write
7
COM31
0
R/W
6
CHR31
0
R/W
5
PE31
0
R/W
0
CKS310
0
R/W
2
MP31
0
R/W
1
CKS311
0
R/W
4
PM31
0
R/W
Clock select
0 0
0 1
1
1
1
φ
clock
φ
w/2 clock
0
φ
/16 clock
φ
/64 clock
Multiprocessor mode
0
Multiprocessor communication
function disabled
1
Multiprocessor communication
function enabled
Stop bit length
0
1 stop bit
1
2 stop bits
Parity mode
0
Even parity
1
Odd parity
Parity enable
0
Parity bit addition and checking disabled
1
Parity bit addition and checking enabled
Character length
0
8-bit data/5-bit data
1
7-bit data/5-bit data
Communication mode
0
Asynchronous mode
1
Synchronous mode
3
STOP31
0
R/W
Содержание H8/38342
Страница 8: ...Rev 6 00 Aug 04 2006 page vi of xxxvi...
Страница 12: ...Rev 6 00 Aug 04 2006 page x of xxxvi...
Страница 38: ...Rev 6 00 Aug 04 2006 page xxxvi of xxxvi...
Страница 76: ...Section 1 Overview Rev 6 00 Aug 04 2006 page 38 of 680 REJ09B0145 0600...
Страница 240: ...Section 7 RAM Rev 6 00 Aug 04 2006 page 202 of 680 REJ09B0145 0600...
Страница 468: ...Section 12 A D Converter Rev 6 00 Aug 04 2006 page 430 of 680 REJ09B0145 0600...
Страница 580: ...Section 15 Electrical Characteristics Rev 6 00 Aug 04 2006 page 542 of 680 REJ09B0145 0600...