Section 6 ROM
Rev. 6.00 Aug 04, 2006 page 161 of 680
REJ09B0145-0600
Start
Set write/verify mode
V = 6.0 V ± 0.25 V, V = 12.5 V ± 0.3 V
CC
PP
Address = 0
n = 0
n + 1 n
→
PW
Verify
Write time t
OPW
= 0.2n ms
Last address?
Set read mode
V = 5.0 V ± 0.25 V, V = V
CC
PP
CC
Read all
addresses?
End
Error
n 25
<
A 1 address
→
No
Yes
No Go
Go
Yes
No
No Go
Go
Write time t = 0.2 ms ± 5%
Figure 6.4 High-Speed, High-Reliability Programming Flow Chart
Содержание H8/38342
Страница 8: ...Rev 6 00 Aug 04 2006 page vi of xxxvi...
Страница 12: ...Rev 6 00 Aug 04 2006 page x of xxxvi...
Страница 38: ...Rev 6 00 Aug 04 2006 page xxxvi of xxxvi...
Страница 76: ...Section 1 Overview Rev 6 00 Aug 04 2006 page 38 of 680 REJ09B0145 0600...
Страница 240: ...Section 7 RAM Rev 6 00 Aug 04 2006 page 202 of 680 REJ09B0145 0600...
Страница 468: ...Section 12 A D Converter Rev 6 00 Aug 04 2006 page 430 of 680 REJ09B0145 0600...
Страница 580: ...Section 15 Electrical Characteristics Rev 6 00 Aug 04 2006 page 542 of 680 REJ09B0145 0600...