Section 2 CPU
Rev. 6.00 Aug 04, 2006 page 60 of 680
REJ09B0145-0600
Figure 2.6 shows the instruction code format of arithmetic, logic, and shift instructions.
15
0
8
7
op
rm
rn
ADD, SUB, CMP,
ADDX, SUBX (Rm)
Legend:
op:
rm, rn:
IMM:
Operation field
Register field
Immediate data
15
0
8
7
op
rn
ADDS, SUBS, INC, DEC,
DAA, DAS, NEG, NOT
15
0
8
7
op
rn
MULXU, DIVXU
rm
15
0
8
7
rn
IMM
ADD, ADDX, SUBX,
CMP (#XX:8)
op
15
0
8
7
op
rn
AND, OR, XOR (Rm)
rm
15
0
8
7
rn
IMM
AND, OR, XOR (#xx:8)
op
15
0
8
7
rn
SHAL, SHAR, SHLL, SHLR,
ROTL, ROTR, ROTXL, ROTXR
op
Figure 2.6 Arithmetic, Logic, and Shift Instruction Codes
Содержание H8/38342
Страница 8: ...Rev 6 00 Aug 04 2006 page vi of xxxvi...
Страница 12: ...Rev 6 00 Aug 04 2006 page x of xxxvi...
Страница 38: ...Rev 6 00 Aug 04 2006 page xxxvi of xxxvi...
Страница 76: ...Section 1 Overview Rev 6 00 Aug 04 2006 page 38 of 680 REJ09B0145 0600...
Страница 240: ...Section 7 RAM Rev 6 00 Aug 04 2006 page 202 of 680 REJ09B0145 0600...
Страница 468: ...Section 12 A D Converter Rev 6 00 Aug 04 2006 page 430 of 680 REJ09B0145 0600...
Страница 580: ...Section 15 Electrical Characteristics Rev 6 00 Aug 04 2006 page 542 of 680 REJ09B0145 0600...