Section 2 CPU
Rev. 6.00 Aug 04, 2006 page 50 of 680
REJ09B0145-0600
Table 2.2 Effective Address Calculation
Addressing Mode and
Instruction Format
op
rm
76
3
40
15
No.
Effective Address Calculation Method
Effective Address (EA)
1
Register direct, Rn
Operand is contents of registers indicated by rm/rn
Register indirect, @Rn
Contents (16 bits) of register
indicated by rm
0
15
Register indirect with displacement,
@(d:16, Rn)
op
rm
rn
87
3
40
15
op
rm
76
3
40
15
disp
op
rm
76
3
40
15
Register indirect with
post-increment, @Rn+
op
rm
76
3
40
15
Register indirect with pre-decrement,
@–Rn
2
3
4
Incremented or decremented
by 1 if operand is byte size,
and by 2 if word size
0
15
disp
0
15
0
15
0
15
1 or 2
0
15
0
15
1 or 2
0
15
rm
30
rn
30
Contents (16 bits) of register
indicated by rm
Contents (16 bits) of register
indicated by rm
Contents (16 bits) of register
indicated by rm
Содержание H8/38342
Страница 8: ...Rev 6 00 Aug 04 2006 page vi of xxxvi...
Страница 12: ...Rev 6 00 Aug 04 2006 page x of xxxvi...
Страница 38: ...Rev 6 00 Aug 04 2006 page xxxvi of xxxvi...
Страница 76: ...Section 1 Overview Rev 6 00 Aug 04 2006 page 38 of 680 REJ09B0145 0600...
Страница 240: ...Section 7 RAM Rev 6 00 Aug 04 2006 page 202 of 680 REJ09B0145 0600...
Страница 468: ...Section 12 A D Converter Rev 6 00 Aug 04 2006 page 430 of 680 REJ09B0145 0600...
Страница 580: ...Section 15 Electrical Characteristics Rev 6 00 Aug 04 2006 page 542 of 680 REJ09B0145 0600...