
7542 Group
Rev.3.02 Oct 31, 2006 Page 62 of 134
REJ03B0006-0302
●
On-chip oscillation division ratio
At on-chip oscillator mode, division ratio of on-chip oscillator for
CPU clock is selected by setting value of on-chip oscillation divi-
sion ratio selection register. The division ratio of on-chip oscillation
for CPU clock is selected from among 1/1, 1/2, 1/8, 1/128. The op-
eration clock for the peripheral function block is not changed by
setting value of this register.
■
Notes on On-chip Oscillation Division Ratio
• When system is released from reset, R
OSC
/8 (on-chip oscillator
middle-speed mode) is selected for CPU clock.
• When state transition from the ceramic or RC oscillation to on-
chip oscillator, R
OSC
/8 (on-chip oscillator middle-speed mode)
is selected for CPU clock.
• When the MCU operates by on-chip oscillator for the main clock
without external oscillation circuit, connect X
IN
pin to V
CC
through a resistor and leave X
OUT
pin open.
Set “10010x00
2
” (x = 0 or 1) to CPUM.
Fig. 78 Structure of on-chip oscillation division ratio selection register
On-chip oscillation division ratio selection register
(RODR: address 0037
16
, initial value: 02
16
)
On-chip oscillator division ratio
b1 b0
0 0: On-chip oscillator double-speed mode (R
OSC
/1)
0 1: On-chip oscillator high-speed mode (R
OSC
/2)
1 0: On-chip oscillator middle-speed mode (R
OSC
/8)
1 1: On-chip oscillator low-speed mode (R
OSC
/128)
Not used (returns “0” when read)
b7 b0