
7542 Group
Rev.3.02 Oct 31, 2006 Page 38 of 134
REJ03B0006-0302
Fig. 41 Block diagram at modulation mode
Compare buffer 00 (16)
Compare latch 00 (16)
Compare buffer 01 (16)
Compare latch 01 (16)
Data bus
Compare register
Compare register
write pointer
(0012
16
, bits 0 to 2)
Compare latch 00, 01
re-load bit
(0014
16
, bit 0)
Timer A counter (16)
Compare 0 (1)
timer source bits
(001F
16
, bit 0 (bit 1)
Compare 0 trigger
enable bit
(0021
16
, bit 4)
Output latch
Compare 0 output
level latch
(0021
16
, bit 0)
Compare 0 output
status bit
(0022
16
, bit 0)
Compare 0 output
port bit
(001E
16
, bit 2)
P0
1
/CMP
0
Timer B counter (16)
Compare 1 trigger
enable bit
(0021
16
, bit 5)
Output latch
Compare 1 output
level latch
(0021
16
, bit 1)
Compare 1 output
status bit
(0022
16
, bit 1)
Underflow
Compare latch 10 (16)
Compare buffer 10 (16)
Compare latch 11 (16)
Compare buffer 11 (16)
Data bus
Compare register
Compare latch 10, 11
re-load bit
(0014
16
, bit 1)
Compare register
write pointer
(0012
16
, bits 0 to 2)
I/O
port