
7542 Group
Rev.3.02 Oct 31, 2006 Page 103 of 134
REJ03B0006-0302
Switching Characteristics (General purpose)
Table 25 Switching characteristics (1) (General purpose)
(FLASH ROM version: V
CC
= 4.0 to 5.5V, Mask ROM version: V
CC
= 4.0 to 5.5 V, V
SS
= 0 V, Ta = –20 to 85 °C, unless otherwise noted)
t
C
(S
CLK1
)/2–30
t
C
(S
CLK1
)/2–30
–30
Min.
Typ.
Max.
Symbol
Parameter
Limits
Unit
t
WH
(S
CLK1
)
t
WL
(S
CLK1
)
t
d
(S
CLK1
–TxD
1
)
t
v
(S
CLK1
–TxD
1
)
t
r
(S
CLK1
)
t
f
(S
CLK1
)
t
r
(CMOS)
t
f
(CMOS)
Serial I/O1, serial I/O2 clock output “H” pulse width
Serial I/O1, serial I/O2 clock output “L” pulse width
Serial I/O1, serial I/O2 output delay time
Serial I/O1, serial I/O2 output valid time
Serial I/O1, serial I/O2 clock output rising time
Serial I/O1, serial I/O2 clock output falling time
CMOS output rising time (Note 1)
CMOS output falling time (Note 1)
Note 1: Pin X
OUT
is excluded.
Table 26 Switching characteristics (2) (General purpose)
(FLASH ROM version: V
CC
= 2.7 to 5.5V, Mask ROM version: V
CC
= 2.4 to 5.5 V, V
SS
= 0 V, Ta = –20 to 85 °C, unless otherwise noted)
Min.
Typ.
Max.
Symbol
Parameter
Limits
Unit
350
50
50
50
50
Note 1: Pin X
OUT
is excluded.
t
WH
(S
CLK1
)
t
WL
(S
CLK1
)
t
d
(S
CLK1
–T
x
D
1
)
t
v
(S
CLK1
–T
x
D
1
)
t
r
(S
CLK1
)
t
f
(S
CLK1
)
t
r
(CMOS)
t
f
(CMOS)
Serial I/O1, serial I/O2 clock output “H” pulse width
Serial I/O1, serial I/O2 clock output “L” pulse width
Serial I/O1, serial I/O2 output delay time
Serial I/O1, serial I/O2 output valid time
Serial I/O1, serial I/O2 clock output rising time
Serial I/O1, serial I/O2 clock output falling time
CMOS output rising time (Note 1)
CMOS output falling time (Note 1)
t
C
(S
CLK1
)/2–50
t
C
(S
CLK1
)/2–50
–30
20
20
ns
ns
ns
ns
ns
ns
ns
ns
10
10
140
30
30
30
30
ns
ns
ns
ns
ns
ns
ns
ns
Table 27 Switching characteristics (3) (General purpose)
(V
CC
= 2.2 to 5.5 V, V
SS
= 0 V, Ta = –20 to 85 °C, unless otherwise noted)
Min.
Typ.
Max.
Symbol
Parameter
Limits
Unit
450
70
70
70
70
Note 1: Pin X
OUT
is excluded.
Switching characteristics measurement circuit diagram
(General purpose)
/ / /
Measured
output pin
CMOS output
100 pF
t
WH
(S
CLK1
)
t
WL
(S
CLK1
)
t
d
(S
CLK1
–T
x
D
1
)
t
v
(S
CLK1
–T
x
D
1
)
t
r
(S
CLK1
)
t
f
(S
CLK1
)
t
r
(CMOS)
t
f
(CMOS)
Serial I/O1, serial I/O2 clock output “H” pulse width
Serial I/O1, serial I/O2 clock output “L” pulse width
Serial I/O1, serial I/O2 output delay time
Serial I/O1, serial I/O2 output valid time
Serial I/O1, serial I/O2 clock output rising time
Serial I/O1, serial I/O2 clock output falling time
CMOS output rising time (Note 1)
CMOS output falling time (Note 1)
t
C
(S
CLK1
)/2–70
t
C
(S
CLK1
)/2–70
–30
25
25
ns
ns
ns
ns
ns
ns
ns
ns