
7542 Group
Rev.3.02 Oct 31, 2006 Page 23 of 134
REJ03B0006-0302
Fig. 22 Block diagram of ports (3)
(14) Port P3
0
Direction
register
Data bus
Port latch
Pull-up control
Capture 1 input
Drive capacity
control
Capture 1 input control
(15) Ports P3
1,
P3
2
Compare output
Direction
register
Data bus
Port latch
Pull-up control
Compare output control
Drive capacity
control
(16) Port P3
3
Direction
register
Data bus
Port latch
Pull-up control
INT
1
input control
Drive capacity
control
INT
1
input
(17) Ports P3
4,
P3
5
Direction
register
Data bus
Port latch
Pull-up control
Drive capacity
control
(19) Port P3
7
Direction
register
Data bus
Port latch
Pull-up control
Drive capacity
control
INT
0
input
P3 input level
selection bit
*
P1
0
, P1
2
, P1
3
, P3
6
, and P3
7
input level are switched to the CMOS/TTL level by the port P1P3 control register.
*
When the TTL level is selected, there is no hysteresis characteristics.
(18) Port P3
6
Direction
register
Data bus
Port latch
Pull-up control
Drive capacity
control
INT
1
input
P3 input level
selection bit
*
INT
1
input control