
7542 Group
Rev.3.02 Oct 31, 2006 Page 59 of 134
REJ03B0006-0302
Fig. 72 Internal status of microcomputer at reset
Prescaler 1 (PRE1)
Timer 1 (T1)
Timer X mode register (TXM)
Prescaler X (PREX)
Timer X (TX)
Timer count source set register (TCSS)
Serial I/O2 control register (SIO2STS)
A/D control register (ADCON)
MISRG
Watchdog timer control register (WDTCON)
Interrupt edge selection register (INTEDGE)
CPU mode register (CPUM)
Interrupt request register 1 (IREQ1)
Interrupt control register 1 (ICON1)
(18)
(19)
(20)
(21)
(22)
(23)
(29)
(30)
(31)
(32)
(33)
(34)
FF
16
01
16
00
16
00
16
FF
16
FF
16
00
16
0028
16
0029
16
002A
16
002B
16
002C
16
002D
16
002F
16
0030
16
0034
16
0037
16
0039
16
003A
16
003B
16
003C
16
003E
16
0
0
1
1
1
1
1
1
00
16
00
16
00
16
1
0
0
0
0
0
0
0
Processor status register
Program counter
Contents of address FFFC
16
(PC
H
)
(PC
L
)
(PS)
Notes 1: X : Undefined
2:The content of other registers is undefined when the microcomputer is reset.
The initial values must be surely set before you use it.
3:Only flash memory version has this register.
Contents of address FFFD
16
X
X
X
X
X
1
X
X
Port P0 direction register (P0D)
Port P1 direction register (P1D)
Port P2 direction register (P2D)
Port P3 direction register (P3D)
Pull-up control register (PULL)
(1)
(2)
(3)
(4)
(13)
Register contents
00
16
00
16
00
16
00
16
0001
16
0003
16
0005
16
0007
16
0016
16
Serial I/O1 control register (SIO1CON)
UART1 control register (UART1CON)
(16)
(17)
Serial I/O1 status register (SIO1STS)
(15)
001A
16
001B
16
00
16
1
1
1
0
0
0
0
0
0019
16
1
0
0
0
0
0
0
0
X
X
X
0
0
0
0
0
Address
Port P1P3 control register (P1P3C)
(14)
0017
16
00
16
Timer A, B mode register (TABM)
Capture/Compare port register (CCPR)
Timer source selection register (TMSR)
00
16
00
16
00
16
001D
16
001E
16
001F
16
00
16
00
16
00
16
0020
16
0021
16
0022
16
00
16
0023
16
(35)
(36)
(37)
(38)
(39)
(41)
(42)
(43)
(44)
(45)
Serial I/O2 register (SIO2CON)
0031
16
Interrupt request register 2 (IREQ2)
003D
16
00
16
Interrupt control register 2 (ICON2)
003F
16
00
16
(46)
(47)
(48)
(49)
UART2 control register (UART2CON)
On-chip oscillation division ratio selection register (RODR)
00
16
0038
16
(40)
0
0
0
0
0
0
1
0
0
0
0
1
0
0
0
0
1
1
1
0
0
0
0
0
1
0
0
0
0
0
0
0
Capture mode register (CAPM)
Compare output mode register (CMOM)
(25)
(26)
(27)
(28)
FF
16
0024
16
FF
16
FF
16
0025
16
0026
16
0027
16
FF
16
Timer A (low-order) (TAL)
Timer A (high-order) (TAH)
Timer B (low-order) (TBL)
Timer B (high-order) (TBH)
(24)
Capture/Compare status register (CCSR)
Compare interrupt source register (CISR)
(8)
(9)
(10)
(11)
(12)
Interrupt source discrimination register (INTDIS)
Compare register (low-order) (CMPL)
(6)
(7)
Interrupt source set register (INTSET)
(5)
000B
16
0010
16
00
16
000A
16
Compare register (high-order) (CMPH)
Capture/Compare register R/W pointer (CCRP)
Capture software trigger register (CSTR)
00
16
00
16
00
16
0011
16
0012
16
0013
16
00
16
00
16
0014
16
0015
16
Compare register re-load register (CMPR)
Port P0P3 drive capacity control register (DCCR)
00
16
00
16
(51)
(52)
Flash memory control register 0 (FMCR0) (Note 3)
Flash memory control register 1 (FMCR1) (Note 3)
0FE0
16
0FE1
16
0
0
0
0
0
0
0
1
0
1
0
0
0
0
0
0
(50) Flash memory control register 2 (FMCR2) (Note 3) 0FE2
16 0
0
0
0
0
0
0
1