
Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5566 Microcontroller Reference Manual, Rev. 2
19-92
Freescale Semiconductor
The result format and calibration submodule formats the returning data into result messages and sends
them to the RFIFOs. The returning data can be data read from an ADC register, a conversion result, or a
time stamp. The formatting and calibration of conversion results also take place inside this submodule.
The time stamp logic latches the value of the time base counter when detecting the end of the analog input
voltage sampling, and sends it to the result format and calibration submodule as time stamp information.
The MUX control logic generates the proper MUX control signals and, when the ADC0/1_EMUX bits are
asserted, the MA signals based on the channel numbers extracted from the ADC Command.
ADC commands are stored in the ADC command buffers (2 entries) as they come in and they are executed
on a first-in-first-out basis. After the execution of a command in ENTRY1 finishes, all commands are
shifted one entry. After the shift, ENTRY0 is always empty and ready to receive a new command.
Execution of configuration commands only starts when they reach ENTRY1. Consecutive conversion
commands are pipelined, and their execution can start while in ENTRY0. This is explained below.
A/D conversion accuracy can be affected by the settling time of the input channel multiplexers. Some time
is required for the channel multiplexer’s internal capacitances to settle after the channel number is
changed. If the time prior to and during sampling is not long enough to permit this settling, then the voltage
on the sample capacitors do not accurately represent the voltage to be read. This is a problem in particular
when external muxes are used.
To maximize settling time, when a conversion command is in buffer ENTRY1 and another conversion
command is identified in ENTRY0, then the channel number of ENTRY0 is sent to the
MUX control logic
half an ADC clock before the start of the sampling phase of the command in ENTRY0. This pipelining of
sample and settling phase is shown in
This provides more accurate sampling, which is specially important for applications that require high
conversion speeds, i.e., with the ADC running at maximum clock frequency and with the analog input
voltage sampling time set to a minimum (2 ADC clock cycles). In this case the short sampling time may
not allow the multiplexers to completely settle. The second advantage of pipelining conversion commands
is to provide equal conversion intervals even though the sample time increases on second and subsequent
conversions. Refer to
. This is important for any digital signal process application.
Содержание MPC5566
Страница 12: ...MPC5566 Microcontroller Reference Manual Devices Supported MPC5566 MPC5566 RM Rev 2 0 23 Apr 2008...
Страница 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Страница 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Страница 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Страница 331: ...System Integration Unit SIU MPC5566 Microcontroller Reference Manual Rev 2 6 128 Freescale Semiconductor...
Страница 343: ...Crossbar Switch XBAR MPC5566 Microcontroller Reference Manual Rev 2 7 12 Freescale Semiconductor...
Страница 361: ...Error Correction Status Module ECSM MPC5566 Microcontroller Reference Manual Rev 2 8 18 Freescale Semiconductor...
Страница 455: ...Interrupt Controller INTC MPC5566 Microcontroller Reference Manual Rev 2 10 42 Freescale Semiconductor...
Страница 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Страница 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Страница 679: ...Boot Assist Module BAM MPC5566 Microcontroller Reference Manual Rev 2 16 20 Freescale Semiconductor...
Страница 997: ...Deserial Serial Peripheral Interface DSPI MPC5566 Microcontroller Reference Manual Rev 2 20 72 Freescale Semiconductor...
Страница 1037: ...Enhanced Serial Communication Interface eSCI MPC5566 Microcontroller Reference Manual Rev 2 21 40 Freescale Semiconductor...
Страница 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Страница 1081: ...Voltage Regulator Controller VRC and POR Module MPC5566 Microcontroller Reference Manual Rev 2 23 8 Freescale Semiconductor...
Страница 1093: ...IEEE 1149 1 Test Access Port Controller JTAGC MPC5566 Microcontroller Reference Manual Rev 2 24 12 Freescale Semiconductor...
Страница 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...
Страница 1267: ...MPC5566 Reference Manual Revision History MPC5566 Microcontroller Reference Manual Rev 2 Freescale Semiconductor C 10...
Страница 1268: ...MPC5566 Reference Manual Revision History MPC5566 Microcontroller Reference Manual Rev 2 Freescale Semiconductor C 11...