
Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5566 Microcontroller Reference Manual, Rev. 2
Freescale Semiconductor
19-71
Continuous-Scan Level Trigger
When high or low level gated trigger mode is selected, the input level on the associated trigger signal
places the CFIFO in a TRIGGERED state. When high-level gated trigger is selected, a high-level signal
opens the gate, and a low level closes the gate. The CFIFO commands start to be transferred when the
CFIFO becomes the highest priority CFIFO using an available on-chip ADC or an external buffer that is
not full. Although command transfers do not stop upon detection of an asserted EOQ bit at the end of a
command transfer, the EOQF is asserted and, if enabled, an EOQ interrupt request is generated.
The eQADC stops transferring commands from a triggered CFIFO when CFIFO status changes from
triggered due to the detection of a closed gate. If a closed gate is detected while no command transfers are
taking place and the CFIFO status is TRIGGERED, the CFIFO status is immediately changed to waiting
for trigger and the PF flag is asserted. If a closed gate is detected during the serial transmission of a
command to the external device, it has no effect on the CFIFO status until the transmission completes.
After the transmission is completed, the TC_CF counter is updated, the PF flag is asserted, and the CFIFO
status is changed to waiting for trigger. Command transfers restart as the gate opens.
If the gate closes and opens during the same serial transmission of a command to the external device, it
has no affect on the CFIFO status or on the PF flag, but the TORF flag asserts as shown in
.
Therefore, closing the gate for a period less than a serial transmission time interval does not guarantee that
command transfers from a CFIFO are closed.
The pause bit has no effect in continuous-scan level trigger mode.
19.4.3.5.4
CFIFO Scan Trigger Mode Start/Stop Summary
summarizes the start and stop conditions of command transfers from CFIFOs for all of the
single-scan and continuous-scan trigger modes.
Table 19-44. CFIFO Scan Trigger Mode—Command Transfer Start/Stop Summary
Trigger Mode
Requires
Asserted SSS
to Recognize
Trigger
Events?
Command Transfer
Start/Restart Condition
Stop on
asserted
EOQ
bit
1
?
Stop on
asserted
Pause
bit
2
?
Other Command Transfer Stop
Condition
3
4
Single Scan
Software
Not Applicable Asserted SSS bit.
Yes
No
None.
Single Scan
Edge
Yes
A corresponding edge
occurs when the SSS bit
is asserted.
Yes
Yes
None.
Single Scan
Level
Yes
Gate is opened when the
SSS bit is asserted.
Yes
No
The eQADC also stops transfers
from the CFIFO when CFIFO
status changes from triggered
due to the detection of a closed
gate.
5
Continuous
Scan Software
No
CFIFO starts
automatically after being
configured into this mode.
No
No
None.
Содержание MPC5566
Страница 12: ...MPC5566 Microcontroller Reference Manual Devices Supported MPC5566 MPC5566 RM Rev 2 0 23 Apr 2008...
Страница 81: ...Introduction MPC5566 Microcontroller Reference Manual Rev 2 1 24 Freescale Semiconductor...
Страница 135: ...Signal Description MPC5566 Microcontroller Reference Manual Rev 2 2 54 Freescale Semiconductor...
Страница 189: ...Reset MPC5566 Microcontroller Reference Manual Rev 2 4 20 Freescale Semiconductor...
Страница 331: ...System Integration Unit SIU MPC5566 Microcontroller Reference Manual Rev 2 6 128 Freescale Semiconductor...
Страница 343: ...Crossbar Switch XBAR MPC5566 Microcontroller Reference Manual Rev 2 7 12 Freescale Semiconductor...
Страница 361: ...Error Correction Status Module ECSM MPC5566 Microcontroller Reference Manual Rev 2 8 18 Freescale Semiconductor...
Страница 455: ...Interrupt Controller INTC MPC5566 Microcontroller Reference Manual Rev 2 10 42 Freescale Semiconductor...
Страница 603: ...Flash Memory MPC5566 Microcontroller Reference Manual Rev 2 13 38 Freescale Semiconductor...
Страница 609: ...SRAM MPC5566 Microcontroller Reference Manual Rev 2 14 6 Freescale Semiconductor...
Страница 679: ...Boot Assist Module BAM MPC5566 Microcontroller Reference Manual Rev 2 16 20 Freescale Semiconductor...
Страница 997: ...Deserial Serial Peripheral Interface DSPI MPC5566 Microcontroller Reference Manual Rev 2 20 72 Freescale Semiconductor...
Страница 1037: ...Enhanced Serial Communication Interface eSCI MPC5566 Microcontroller Reference Manual Rev 2 21 40 Freescale Semiconductor...
Страница 1073: ...MPC5566 Microcontroller Reference Manual Rev 2 22 36 Freescale Semiconductor...
Страница 1081: ...Voltage Regulator Controller VRC and POR Module MPC5566 Microcontroller Reference Manual Rev 2 23 8 Freescale Semiconductor...
Страница 1093: ...IEEE 1149 1 Test Access Port Controller JTAGC MPC5566 Microcontroller Reference Manual Rev 2 24 12 Freescale Semiconductor...
Страница 1185: ...Nexus MPC5566 Microcontroller Reference Manual Rev 2 25 92 Freescale Semiconductor...
Страница 1267: ...MPC5566 Reference Manual Revision History MPC5566 Microcontroller Reference Manual Rev 2 Freescale Semiconductor C 10...
Страница 1268: ...MPC5566 Reference Manual Revision History MPC5566 Microcontroller Reference Manual Rev 2 Freescale Semiconductor C 11...