![NXP Semiconductors MC9S12VRP64 Скачать руководство пользователя страница 79](http://html.mh-extra.com/html/nxp-semiconductors/mc9s12vrp64/mc9s12vrp64_owner-reference-manual_1721842079.webp)
Port Integration Module (S12VRPPIMV1)
MC9S12VRP Family Reference Manual Rev. 1.3
NXP Semiconductors
79
2.3.4.7
Port L Pull Select Register (PTPSL)
2.3.4.8
Port L Input Register (PTIL)
Address 0x0268
Access: User read/write
1
1
Read: Anytime
Write: Anytime
7
6
5
4
3
2
1
0
R
0
0
PTPSL5
PTPSL4
PTPSL3
PTPSL2
PTPSL1
PTPSL0
W
Reset
0
0
0
0
0
0
0
0
Figure 2-27. Port L Pull Select Register (PTPSL)
Table 2-33. PTPSL Register Field Descriptions
Field
Description
5-0
PTPSL5-0
Port L Pull Select
—
This bit selects a pull device on the corresponding HVI pin in analog mode for open input detection. By default a
pulldown device is active as part of the input voltage divider. If this bit set to 1 and PTTEL=1 and not in stop mode a
pull-up to a level close to V
DDX
takes effect and overrides the weak pulldown device.
1 Pullup enabled
0 Pulldown enabled
Address 0x0269
Access: User read only
1
1
Read: Anytime
Write: Never
7
6
5
4
3
2
1
0
R
0
0
PTIL5
PTIL4
PTIL3
PTIL2
PTIL1
PTIL0
W
Reset
0
0
0
0
0
0
0
0
Figure 2-28. Port L Input Register (PTIL)
Table 2-34. PTIL Register Field Descriptions
Field
Description
5-0
PTIL5-0
Port Input Data Register Port L
—
A read returns the synchronized input state if the related DIENL bit is set to 1 (digital mode) and the pin is not
used in analog mode (PTAENL=0). See
Section 2.3.4.11, “Port L Input Divider Ratio Selection Register
”. A one is read in any other case
1
.
1
Refer to PTTEL bit description in
Section 2.3.4.10, “Port L Test Enable Register (PTTEL)
for an override condition.
Содержание MC9S12VRP64
Страница 16: ...MC9S12VRP Family Reference Manual Rev 1 3 16 NXP Semiconductors ...
Страница 46: ...Device Overview S12VRP Series MC9S12VRP Family Reference Manual Rev 1 3 46 NXP Semiconductors ...
Страница 92: ...Port Integration Module S12VRPPIMV1 MC9S12VRP Family Reference Manual Rev 1 3 92 NXP Semiconductors ...
Страница 106: ...S12G Memory Map Controller S12GMMCV1 MC9S12VRP Family Reference Manual Rev 1 3 106 NXP Semiconductors ...
Страница 192: ...Background Debug Module S12SBDMV1 MC9S12VRP Family Reference Manual Rev 1 3 192 NXP Semiconductors ...
Страница 236: ...S12S Debug Module S12DBGV2 MC9S12VRP Family Reference Manual Rev 1 3 236 NXP Semiconductors ...
Страница 244: ...Interrupt Module S12SINTV1 MC9S12VRP Family Reference Manual Rev 1 3 244 NXP Semiconductors ...
Страница 340: ...Serial Communication Interface S12SCIV6 MC9S12VRP Family Reference Manual Rev 1 3 340 NXP Semiconductors ...
Страница 358: ...Timer Module TIM16B2CV3 MC9S12VRP Family Reference Manual Rev 1 3 358 NXP Semiconductors ...
Страница 424: ...LIN Physical Layer S12LINPHYV2 MC9S12VRP Family Reference Manual Rev 1 3 424 NXP Semiconductors ...
Страница 436: ...Supply Voltage Sensor BATSV2 MC9S12VRP Family Reference Manual Rev 1 3 436 NXP Semiconductors ...
Страница 488: ...64 KByte Flash Module S12FTMRG64K4KV2 MC9S12VRP Family Reference Manual Rev 1 3 488 NXP Semiconductors ...
Страница 528: ...NVM Electrical Parameters MC9S12VRP Family Reference Manual Rev 1 3 528 NXP Semiconductors ...
Страница 529: ...MC9S12VRP Family Reference Manual Rev 1 3 NXP Semiconductors 529 Appendix J Package Information ...
Страница 530: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 530 NXP Semiconductors ...
Страница 531: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 NXP Semiconductors 531 ...
Страница 532: ...Package Information MC9S12VRP Family Reference Manual Rev 1 3 532 NXP Semiconductors ...