The direct page registers can use the more efficient direct addressing mode, which
requires only the lower byte of the address.
The following tables are summaries of all user-accessible direct-page and high-page
registers and control bits. Cells that are not associated with named bits are shaded. A
shaded cell with a 0 indicates this unused bit always reads as a 0; and a shaded cell with a
1 indicates this unused bit always reads as a 1. Shaded cells with dashes indicate unused
or reserved bit locations that could read as 1s or 0s.
Table 4-3. Direct-page register allocation
Address
Register name
Bit 7
6
5
4
3
2
1
Bit 0
0x0000
PORT_PTAD
—
—
PTAD5
PTAD4
PTAD3
PTAD2
PTAD1
PTAD0
0x0001
PORT_PTBD
PTBD7
PTBD6
PTBD5
PTBD4
PTBD3
PTBD2
PTBD1
PTBD0
0x0002
PORT_PTCD
—
—
—
—
PTCD3
PTCD2
PTCD1
PTCD0
0x0003-0x0007
Reserved
—
—
—
—
—
—
—
—
0x0008-0x000F
Reserved
—
—
—
—
—
—
—
—
0x0010
ADC_SC1
COCO
AIEN
ADCO
ADCH
0x0011
ADC_SC2
ADACT ADTRG
ACFE
ACFGT
FEMPT
Y
FFULL
—
—
0x0012
ADC_SC3
ADLPC
ADIV
ADLSM
P
MODE
ADICLK
0x0013
ADC_SC4
—
ASCAN
E
ACFSEL
—
—
AFDEP
0x0014
ADC_RH
Bit 15
14
13
12
11
10
9
Bit 8
0x0015
ADC_RL
Bit 7
6
5
4
3
2
1
Bit 0
0x0016
ADC_CVH
Bit 15
14
13
12
11
10
9
Bit 8
0x0017
ADC_CVL
Bit 7
6
5
4
3
2
1
Bit 0
0x0018-0X001F
Reserved
—
—
—
—
—
—
—
—
0x0020
FTM0_SC
TOF
TOIE
CPWMS CLKS1
CLKS0
PS2
PS1
PS0
0x0021
FTM0_CNTH
Bit 15
14
13
12
11
10
9
Bit 8
0x0022
FTM0_CNTL
Bit 7
6
5
4
3
2
1
Bit 0
0x0023
FTM0_MODH
Bit 15
14
13
12
11
10
9
Bit 8
0x0024
FTM0_MODL
Bit 7
6
5
4
3
2
1
Bit 0
0x0025
FTM0_C0SC
CHF
CHIE
MSB
MSA
ELSB
ELSA
—
—
0x0026
FTM0_C0VH
Bit 15
14
13
12
11
10
9
Bit 8
0x0027
FTM0_C0VL
Bit 7
6
5
4
3
2
1
Bit 0
0x0028
FTM0_C1SC
CHF
CHIE
MSB
MSA
ELSB
ELSA
—
—
0x0029
FTM0_C1VH
Bit 15
14
13
12
11
10
9
Bit 8
0x002A
FTM0_C1VL
Bit 7
6
5
4
3
2
1
Bit 0
0x002B
Reserved
—
—
—
—
—
—
—
—
0x002C
ACMP_CS
ACE
HYST
ACF
ACIE
ACO
ACOPE
ACMOD
0x002D
ACMP_C0
—
—
ACPSEL
—
—
ACNSEL
Table continues on the next page...
Chapter 4 Memory map
MC9S08PA4 Reference Manual, Rev. 5, 08/2017
NXP Semiconductors
49
Содержание MC9S08PA4
Страница 1: ...MC9S08PA4 Reference Manual Supports MC9S08PA4 Document Number MC9S08PA4RM Rev 5 08 2017 ...
Страница 2: ...MC9S08PA4 Reference Manual Rev 5 08 2017 2 NXP Semiconductors ...
Страница 22: ...MC9S08PA4 Reference Manual Rev 5 08 2017 22 NXP Semiconductors ...
Страница 28: ...System clock distribution MC9S08PA4 Reference Manual Rev 5 08 2017 28 NXP Semiconductors ...
Страница 150: ...Port data registers MC9S08PA4 Reference Manual Rev 5 08 2017 150 NXP Semiconductors ...
Страница 196: ...Human machine interfaces HMI MC9S08PA4 Reference Manual Rev 5 08 2017 196 NXP Semiconductors ...
Страница 224: ...Instruction Set Summary MC9S08PA4 Reference Manual Rev 5 08 2017 224 NXP Semiconductors ...
Страница 232: ...Functional Description MC9S08PA4 Reference Manual Rev 5 08 2017 232 NXP Semiconductors ...
Страница 258: ...FTM Interrupts MC9S08PA4 Reference Manual Rev 5 08 2017 258 NXP Semiconductors ...
Страница 268: ...Initialization application information MC9S08PA4 Reference Manual Rev 5 08 2017 268 NXP Semiconductors ...
Страница 294: ...Functional description MC9S08PA4 Reference Manual Rev 5 08 2017 294 NXP Semiconductors ...
Страница 370: ...Memory map and register description MC9S08PA4 Reference Manual Rev 5 08 2017 370 NXP Semiconductors ...
Страница 398: ...Resets MC9S08PA4 Reference Manual Rev 5 08 2017 398 NXP Semiconductors ...
Страница 400: ...MC9S08PA4 Reference Manual Rev 5 08 2017 400 NXP Semiconductors ...