Table 10-3. Instruction Set Summary (continued)
Source Form
Operation
Description
Effect on CCR
Address
Mode
Opcode
Operand
Bus Cycles
V H I N Z C
LDA ,X
IX
F6
3
LDA oprx16,SP
SP2
9ED6
ee ff
5
LDA oprx8,SP
SP1
9EE6
ff
4
LDHX #opr16i
0 − −
↕
↕
−
IMM
45
jj kk
3
LDHX opr8a
0 − −
↕
↕
−
DIR
55
dd
4
LDHX opr16a
0 − −
↕
↕
−
EXT
32
hh ll
5
LDHX ,X
Load Index Register
(H:X) from Memory
H:X
←
(M:M + 0x0001)
0 − −
↕
↕
−
IX
9EAE
5
LDHX oprx16,X
0 − −
↕
↕
−
IX2
9EBE
ee ff
6
LDHX oprx8,X
0 − −
↕
↕
−
IX1
9ECE
ff
5
LDHX oprx8,SP
0 − −
↕
↕
−
SP1
9EFE
ff
5
LDX #opr8i
0 − −
↕
↕
−
IMM
AE
ii
2
LDX opr8a
0 − −
↕
↕
−
DIR
BE
dd
3
LDX opr16a
0 − −
↕
↕
−
EXT
CE
hh ll
4
LDX oprx16,X
0 − −
↕
↕
−
IX2
DE
ee ff
4
LDX oprx8,X
Load X (Index
Register Low) from
Memory
X
←
(M)
0 − −
↕
↕
−
IX1
EE
ff
3
LDX ,X
0 − −
↕
↕
−
IX
FE
3
LDX oprx16,SP
0 − −
↕
↕
−
SP2
9EDE
ee ff
5
LDX oprx8,SP
0 − −
↕
↕
−
SP1
9EEE
ff
4
LSL opr8a
↕
− −
↕
↕
↕
DIR
38
dd
5
LSLA
↕
− −
↕
↕
↕
INH
48
1
LSLX
↕
− −
↕
↕
↕
INH
58
1
LSL oprx8,X
Logical Shift Left
(Same as ASL)
C
←
MSB, LSB
←
0
↕
− −
↕
↕
↕
IX1
68
ff
5
LSL ,X
↕
− −
↕
↕
↕
IX
78
4
LSL oprx8,SP
↕
− −
↕
↕
↕
SP1
9E68
ff
6
LSR opr8a
↕
− − 0
↕
↕
DIR
34
dd
5
LSRA
↕
− − 0
↕
↕
INH
44
1
LSRX
↕
− − 0
↕
↕
INH
54
1
LSR oprx8,X
Logical Shift Right
0
→
MSB, LSB
→
C
↕
− − 0
↕
↕
IX1
64
ff
5
LSR ,X
↕
− − 0
↕
↕
IX
74
4
LSR oprx8,SP
↕
− − 0
↕
↕
SP1
9E64
ff
6
MOV
opr8a,opr8a
0 − −
↕
↕
−
DIR/DIR
4E
dd
5
MOV opr8a,X+
Move
(M)
destination
←
(M)
source
0 − −
↕
↕
−
DIR/IX+
5E
dd
5
Table continues on the next page...
Chapter 10 Central processor unit
MC9S08PA4 Reference Manual, Rev. 5, 08/2017
NXP Semiconductors
219
Содержание MC9S08PA4
Страница 1: ...MC9S08PA4 Reference Manual Supports MC9S08PA4 Document Number MC9S08PA4RM Rev 5 08 2017 ...
Страница 2: ...MC9S08PA4 Reference Manual Rev 5 08 2017 2 NXP Semiconductors ...
Страница 22: ...MC9S08PA4 Reference Manual Rev 5 08 2017 22 NXP Semiconductors ...
Страница 28: ...System clock distribution MC9S08PA4 Reference Manual Rev 5 08 2017 28 NXP Semiconductors ...
Страница 150: ...Port data registers MC9S08PA4 Reference Manual Rev 5 08 2017 150 NXP Semiconductors ...
Страница 196: ...Human machine interfaces HMI MC9S08PA4 Reference Manual Rev 5 08 2017 196 NXP Semiconductors ...
Страница 224: ...Instruction Set Summary MC9S08PA4 Reference Manual Rev 5 08 2017 224 NXP Semiconductors ...
Страница 232: ...Functional Description MC9S08PA4 Reference Manual Rev 5 08 2017 232 NXP Semiconductors ...
Страница 258: ...FTM Interrupts MC9S08PA4 Reference Manual Rev 5 08 2017 258 NXP Semiconductors ...
Страница 268: ...Initialization application information MC9S08PA4 Reference Manual Rev 5 08 2017 268 NXP Semiconductors ...
Страница 294: ...Functional description MC9S08PA4 Reference Manual Rev 5 08 2017 294 NXP Semiconductors ...
Страница 370: ...Memory map and register description MC9S08PA4 Reference Manual Rev 5 08 2017 370 NXP Semiconductors ...
Страница 398: ...Resets MC9S08PA4 Reference Manual Rev 5 08 2017 398 NXP Semiconductors ...
Страница 400: ...MC9S08PA4 Reference Manual Rev 5 08 2017 400 NXP Semiconductors ...