![NXP Semiconductors MC9S08PA4 Скачать руководство пользователя страница 170](http://html1.mh-extra.com/html/nxp-semiconductors/mc9s08pa4/mc9s08pa4_reference-manual_1721838170.webp)
ICS_C4 field descriptions (continued)
Field
Description
0
No request on loss of lock.
1
Generate an interrupt request on loss of lock.
6
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
5
CME
Clock Monitor Enable
Determines if a reset request is made following a loss of external clock indication. The CME bit should be
set to a logic 1 only when the ICS is in an operational mode that uses the external clock (FEE or FBE).
0
Clock monitor is disabled.
1
Generate a reset request on loss of external clock.
4–1
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
0
SCFTRIM
Slow Internal Reference Clock Fine Trim
The SCFTRIM bit controls the smallest adjustment of the internal reference clock frequency. Setting
SCFTRIM will increase the period and clearing SCFTRIM will decrease the period by the smallest amount
possible.
NOTE: SCFTRIM is loaded during reset from a factory programmed location when not in any BDM mode.
8.6.5 ICS Status Register (ICS_S)
Address: 3038h base + 4h offset = 303Ch
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
1
0
0
0
0
ICS_S field descriptions
Field
Description
7
LOLS
Loss of Lock Status
This bit is a sticky indication of lock status for the FLL. LOLS is set when lock detection is enabled and
after acquiring lock, the FLL output frequency has fallen outside the lock exit frequency tolerance, D
unl
.
LOLIE determines whether an interrupt request is made when set. LOLS is cleared by reset or by writing a
logic 1 to LOLS when LOLS is set. Writing a logic 0 to LOLS has no effect.
0
FLL has not lost lock since LOLS was last cleared.
1
FLL has lost lock since LOLS was last cleared.
6
LOCK
Lock Status
Indicates whether the FLL has acquired lock. Lock detection is disabled when FLL is disabled. If the lock
status bit is set then changing the value of any of the following bits IREFS, RDIV[2:0], or, if in FEI or FBI
modes, TRIM[7:0] will cause the lock status bit to clear and stay cleared until the FLL has reacquired lock.
Table continues on the next page...
ICS control registers
MC9S08PA4 Reference Manual, Rev. 5, 08/2017
170
NXP Semiconductors
Содержание MC9S08PA4
Страница 1: ...MC9S08PA4 Reference Manual Supports MC9S08PA4 Document Number MC9S08PA4RM Rev 5 08 2017 ...
Страница 2: ...MC9S08PA4 Reference Manual Rev 5 08 2017 2 NXP Semiconductors ...
Страница 22: ...MC9S08PA4 Reference Manual Rev 5 08 2017 22 NXP Semiconductors ...
Страница 28: ...System clock distribution MC9S08PA4 Reference Manual Rev 5 08 2017 28 NXP Semiconductors ...
Страница 150: ...Port data registers MC9S08PA4 Reference Manual Rev 5 08 2017 150 NXP Semiconductors ...
Страница 196: ...Human machine interfaces HMI MC9S08PA4 Reference Manual Rev 5 08 2017 196 NXP Semiconductors ...
Страница 224: ...Instruction Set Summary MC9S08PA4 Reference Manual Rev 5 08 2017 224 NXP Semiconductors ...
Страница 232: ...Functional Description MC9S08PA4 Reference Manual Rev 5 08 2017 232 NXP Semiconductors ...
Страница 258: ...FTM Interrupts MC9S08PA4 Reference Manual Rev 5 08 2017 258 NXP Semiconductors ...
Страница 268: ...Initialization application information MC9S08PA4 Reference Manual Rev 5 08 2017 268 NXP Semiconductors ...
Страница 294: ...Functional description MC9S08PA4 Reference Manual Rev 5 08 2017 294 NXP Semiconductors ...
Страница 370: ...Memory map and register description MC9S08PA4 Reference Manual Rev 5 08 2017 370 NXP Semiconductors ...
Страница 398: ...Resets MC9S08PA4 Reference Manual Rev 5 08 2017 398 NXP Semiconductors ...
Страница 400: ...MC9S08PA4 Reference Manual Rev 5 08 2017 400 NXP Semiconductors ...