![NXP Semiconductors MC9S08PA4 Скачать руководство пользователя страница 155](http://html1.mh-extra.com/html/nxp-semiconductors/mc9s08pa4/mc9s08pa4_reference-manual_1721838155.webp)
• Writing a larger value slows down the ICSIRCLK frequency.
• Writing a smaller value to the ICSTRM register speeds up the ICSIRCLK frequency.
The TRIM bits affect the ICSOUT frequency if the ICS is in FLL engaged internal (FEI),
FLL bypassed internal (FBI), or FLL bypassed internal low power (FBILP) mode.
Until ICSIRCLK is trimmed, programming low reference divider (BDIV) factors may
result in ICSOUT frequencies that exceed the maximum chip-level frequency and violate
the chip-level clock timing specifications.
If ICS_C1[IREFSTEN] is set and the ICS_C1[IRCLKEN] bit is written to 1, the internal
reference clock keeps running during stop mode in order to provide a fast recovery upon
exiting stop.
All MCU devices are factory programmed with a trim value in a factory reserved
memory location (i.e. reserved nonvolatile information registers that can not be accessed
by users). This value is uploaded to the ICS_C3 register and ICS_C4 register during any
reset initialization. For finer precision, trim the internal oscillator in the application and
set the ICS_C4[SCFTRIM] bit accordingly.
NOTE
Some tools like ProcessorExpert or USB Multilink may use
flash memory location, such as 0xFF6F and/or 0xFF6E, to store
the temporary trim value.
8.2.1.4 Fixed frequency clock (ICSFFCLK)
The ICS presents the divided FLL reference clock as ICSFFCLK for use as an additional
clock source. ICSFFCLK frequency must be no more than 1/4 of the ICSOUT frequency
to be valid. When ICSFFCLK is valid, ICS output signal (ICSFFE) gets asserted high.
Because of this requirement, in bypass modes the ICSFFCLK is valid only in bypass
external modes (FBE and FBELP) for the following combinations of BDIV, RDIV, and
RANGE values:
• RANGE=1
• BDIV=000 (divide by 1), RDIV ≥ 010
• BDIV=001 (divide by 2), RDIV ≥ 011
• BDIV=010 (divide by 4), RDIV ≥ 100
• BDIV=011 (divide by 8), RDIV ≥ 101
Chapter 8 Clock management
MC9S08PA4 Reference Manual, Rev. 5, 08/2017
NXP Semiconductors
155
Содержание MC9S08PA4
Страница 1: ...MC9S08PA4 Reference Manual Supports MC9S08PA4 Document Number MC9S08PA4RM Rev 5 08 2017 ...
Страница 2: ...MC9S08PA4 Reference Manual Rev 5 08 2017 2 NXP Semiconductors ...
Страница 22: ...MC9S08PA4 Reference Manual Rev 5 08 2017 22 NXP Semiconductors ...
Страница 28: ...System clock distribution MC9S08PA4 Reference Manual Rev 5 08 2017 28 NXP Semiconductors ...
Страница 150: ...Port data registers MC9S08PA4 Reference Manual Rev 5 08 2017 150 NXP Semiconductors ...
Страница 196: ...Human machine interfaces HMI MC9S08PA4 Reference Manual Rev 5 08 2017 196 NXP Semiconductors ...
Страница 224: ...Instruction Set Summary MC9S08PA4 Reference Manual Rev 5 08 2017 224 NXP Semiconductors ...
Страница 232: ...Functional Description MC9S08PA4 Reference Manual Rev 5 08 2017 232 NXP Semiconductors ...
Страница 258: ...FTM Interrupts MC9S08PA4 Reference Manual Rev 5 08 2017 258 NXP Semiconductors ...
Страница 268: ...Initialization application information MC9S08PA4 Reference Manual Rev 5 08 2017 268 NXP Semiconductors ...
Страница 294: ...Functional description MC9S08PA4 Reference Manual Rev 5 08 2017 294 NXP Semiconductors ...
Страница 370: ...Memory map and register description MC9S08PA4 Reference Manual Rev 5 08 2017 370 NXP Semiconductors ...
Страница 398: ...Resets MC9S08PA4 Reference Manual Rev 5 08 2017 398 NXP Semiconductors ...
Страница 400: ...MC9S08PA4 Reference Manual Rev 5 08 2017 400 NXP Semiconductors ...