CHAPTER 29 ELECTRICAL SPECIFICATIONS
User’s Manual U16899EJ2V0UD
480
AC Characteristics
(1) Basic
operation
(T
A
=
−
40 to +85
°
C, 2.0 V
≤
V
DD
= EV
DD
≤
5.5 V
Note 1
, 2.0 V
≤
AV
REF
≤
V
DD
Note 1
, V
SS
= EV
SS
= AV
SS
= 0 V)
Parameter Symbol
Conditions
MIN.
TYP.
MAX.
Unit
4.0 V
≤
V
DD
≤
5.5 V
0.125
16
µ
s
3.5 V
≤
V
DD
< 4.0 V
0.2
16
µ
s
3.0 V
≤
V
DD
< 3.5 V 0.238
16
µ
s
High-speed system
clock
Crystal/ceramic
oscillation
clock
2.5 V
≤
V
DD
< 3.0 V
0.4
16
µ
s
Main
system
clock
operation
Ring-OSC
clock
4.17 8.33 33.3
µ
s
Instruction cycle (minimum
instruction execution time)
T
CY
Subsystem clock operation
114
122
125
µ
s
4.0 V
≤
V
DD
≤
5.5 V
2/f
sam
+
0.1
Note 3
µ
s
2.7 V
≤
V
DD
< 4.0 V
2/f
sam
+
0.2
Note 3
µ
s
TI000, TI010, TI001
Note 2
,
TI011
Note 2
input high-level width,
low-level width
t
TIH0
,
t
TIL0
2.5 V
≤
V
DD
< 2.7 V
2/f
sam
+
0.5
Note 3
µ
s
4.0 V
≤
V
DD
≤
5.5 V
10
MHz
2.7 V
≤
V
DD
< 4.0 V
5
MHz
TI50, TI51 input frequency
f
TI5
2.5 V
≤
V
DD
< 2.7 V
2.5
MHz
4.0 V
≤
V
DD
≤
5.5 V
50
ns
2.7 V
≤
V
DD
< 4.0 V
100
ns
TI50, TI51 input high-level width,
low-level width
t
TIH5
,
t
TIL5
2.5 V
≤
V
DD
< 2.7 V
200
ns
2.7 V
≤
V
DD
≤
5.5 V
1
µ
s
Interrupt input high-level width,
low-level width
t
INTH
,
t
INTL
2.0 V
≤
V
DD
< 2.7 V
2
µ
s
4.0 V
≤
V
DD
≤
5.5 V
50
ns
2.7 V
≤
V
DD
< 4.0 V
100
ns
Key return input low-level width t
KR
2.0 V
≤
V
DD
< 2.7 V
200
ns
2.7 V
≤
V
DD
≤
5.5 V
10
µ
s
RESET low-level width
t
RSL
2.0 V
≤
V
DD
< 2.7 V
20
µ
s
Notes 1. When high-speed system clock is used: 2.5 V
≤
V
DD
≤
5.5 V, 2.5 V
≤
AV
REF
≤
V
DD
2.
µ
PD78F0133H, 78F0134H, 78F0136H, 78F0138H, and 78F0138HD only.
3. Selection
of
f
sam
= f
XP
, f
XP
/4, f
XP
/256, or f
XP
, f
XP
/16, f
XP
/64 is possible using bits 0 and 1 (PRM000, PRM001
or PRM010, PRM011) of prescaler mode registers 00 and 01 (PRM00, PRM01). Note that when selecting
the TI000 or TI001 valid edge as the count clock, f
sam
= f
XP.
Содержание MuPD78F0132H
Страница 2: ...User s Manual U16899EJ2V0UD 2 MEMO ...