CHAPTER 25 ROM CORRECTION
User’s Manual U16899EJ2V0UD
421
25.3 Register Controlling ROM Correction
The ROM correction is controlled by the correction control register (CORCN).
(1) Correction control register (CORCN)
This register controls whether or not the correction branch request signal is generated when the fetch address
matches the correction address set in correction address registers 0 and 1. The correction control register
consists of correction enable flags (COREN0, COREN1) and correction status flags (CORST0, CORST1). The
correction enable flags enable or disable the comparator match detection signal, and correction status flags
show the values are matched.
CORCN is set by a 1-bit or 8-bit memory manipulation instruction.
RESET input clears CORCN to 00H.
Clear CORST0 and CORST1 using software.
Figure 25-3. Format of Correction Control Register
7
0
6
0
5
0
4
0
COREN1 CORST1 COREN0 CORST0
Symbol
CORCN
Address
FF8AH
After reset
COREN0
0
1
CORST0
0
1
COREN1
0
1
CORST1
0
1
R/W
R/W
Note
00H
Correction Address Register 0 and Fetch Address Match Detection
Not detected
Detected
Correction Address Register 0 and Fetch Address
Match Detection Control
Disabled
Enabled
Correction Address Register 1 and Fetch Address Match Detection
Not detected
Detected
Correction Address Register 1 and Fetch Address
Match Detection Control
Disabled
Enabled
<3>
<2>
<1>
<0>
Note Do not set bits 0 and 2 to 1.
Содержание MuPD78F0132H
Страница 2: ...User s Manual U16899EJ2V0UD 2 MEMO ...