CHAPTER 6 16-BIT TIMER/EVENT COUNTERS 00 AND 01
User’s Manual U16899EJ2V0UD
145
(2) Capture/compare control register 0n (CRC0n)
This register controls the operation of the 16-bit timer capture/compare registers (CR00n, CR01n).
CRC0n can be set by a 1-bit or 8-bit memory manipulation instruction.
RESET input clears CRC0n to 00H.
Remark n = 0:
µ
PD78F0132H
n = 0, 1:
µ
PD78F0133H, 78F0134H, 78F0136H, 78F0138H, 78F0138HD
Figure 6-8. Format of Capture/Compare Control Register 00 (CRC00)
Address: FFBCH After reset: 00H R/W
Symbol
7 6 5 4 3 2 1 0
CRC00 0 0 0 0 0
CRC002
CRC001
CRC000
CRC002
CR010 operating mode selection
0
Operates as compare register
1
Operates as capture register
CRC001
CR000 capture trigger selection
0
Captures on valid edge of TI010 pin
1
Captures on valid edge of TI000 pin by reverse phase
Note
CRC000
CR000 operating mode selection
0
Operates as compare register
1
Operates as capture register
Note The capture operation is not performed if both the rising and falling edges are specified as the valid edge of
the TI000 pin.
Cautions 1. Timer operation must be stopped before setting CRC00.
2. When the mode in which clear & start occurs on a match between TM00 and CR000 is
selected with 16-bit timer mode control register 00 (TMC00), CR000 should not be specified
as a capture register.
3. To ensure that the capture operation is performed properly, the capture trigger requires a
pulse longer than two cycles of the count clock selected by prescaler mode register 00
(PRM00).
Содержание MuPD78F0132H
Страница 2: ...User s Manual U16899EJ2V0UD 2 MEMO ...