CHAPTER 3 CPU ARCHITECTURE
52
User’s Manual U11302EJ4V0UM
Figure 3-5. Memory Map (
µ
PD78P0208)
0000H
Data memory
space
Internal PROM
61440 x 8 bits
EFFFH
1000H
0FFFH
0800H
07FFH
0080H
007FH
0040H
003FH
0000H
CALLF entry area
CALLT table area
Program area
Program area
Internal high-speed RAM
1024 x 8 bits
Reserved
Reserved
Program
memory
space
F000H
EFFFH
FFFFH
General-purpose
registers
32 x 8 bits
Special-function
registers (SFRs)
256 x 8 bits
Vector table area
FA30H
FA2FH
VFD display RAM
80 x 8 bits
FA80H
FA7FH
FAC0H
FABFH
Buffer RAM
64 x 8 bits
FB00H
FAFFH
FEE0H
FEDFH
FF00H
FEFFH
Internal expansion RAM
1024 x 8 bits
F800H
F7FFH
F400H
F3FFH
Reserved
Содержание mPD780208 Subseries
Страница 2: ...2 User s Manual U11302EJ4V0UM MEMO...