CHAPTER 13 SERIAL INTERFACE CHANNEL 0
252
User’s Manual U11302EJ4V0UM
(c) Interrupt timing specification register (SINT)
SINT is set with a 1-bit or 8-bit memory manipulation instruction.
RESET input sets SINT to 00H.
Notes 1.
Bit 6 (CLD) is a read-only bit.
2.
When CSIE0 = 0, CLD becomes 0.
Caution Be sure to set bits 0 to 3 to 0.
Remark
SVA:
Slave address register
CSIIF0: Interrupt request flag for INTCSI0
CSIE0: Bit 7 of serial operating mode register 0 (CSIM0)
<6>
<5>
<4>
3
2
1
0
7
Symbol
SINT
0
CLD
SIC
SVAM
0
0
0
0
FF63H 00H R/W
Note 1
Address After reset R/W
SVAM
0
1
SVA bit to be used as slave address
Bits 0 to 7
Bits 1 to 7
SIC
0
1
INTCSI0 interrupt source selection
CSIIF0 is set upon termination of serial interface
channel 0 transfer
CSIIF0 is set upon bus release detection or
termination of serial interface channel 0 transfer
CLD
0
1
SCK0 pin level
Note 2
Low level
High level
R/W
R/W
R
Содержание mPD780208 Subseries
Страница 2: ...2 User s Manual U11302EJ4V0UM MEMO...